Commit 015906ff authored by Matt Roper's avatar Matt Roper Committed by Rodrigo Vivi

drm/xe/xe2: Add GT topology readout

Xe2 platforms have three DSS fuse registers for both geometry and
compute.

Bspec: 67171, 67537, 67401, 67536
Signed-off-by: default avatarMatt Roper <matthew.d.roper@intel.com>
Signed-off-by: default avatarLucas De Marchi <lucas.demarchi@intel.com>
Reviewed-by: default avatarMatt Atwood <matthew.s.atwood@intel.com>
Reviewed-by: default avatarBalasubramani Vivekanandan <balasubramani.vivekanandan@intel.com>
Signed-off-by: default avatarRodrigo Vivi <rodrigo.vivi@intel.com>
parent 13a3398b
...@@ -162,6 +162,9 @@ ...@@ -162,6 +162,9 @@
#define XELP_GT_GEOMETRY_DSS_ENABLE XE_REG(0x913c) #define XELP_GT_GEOMETRY_DSS_ENABLE XE_REG(0x913c)
#define XEHP_GT_COMPUTE_DSS_ENABLE XE_REG(0x9144) #define XEHP_GT_COMPUTE_DSS_ENABLE XE_REG(0x9144)
#define XEHPC_GT_COMPUTE_DSS_ENABLE_EXT XE_REG(0x9148) #define XEHPC_GT_COMPUTE_DSS_ENABLE_EXT XE_REG(0x9148)
#define XE2_GT_COMPUTE_DSS_2 XE_REG(0x914c)
#define XE2_GT_GEOMETRY_DSS_1 XE_REG(0x9150)
#define XE2_GT_GEOMETRY_DSS_2 XE_REG(0x9154)
#define GDRST XE_REG(0x941c) #define GDRST XE_REG(0x941c)
#define GRDOM_GUC REG_BIT(3) #define GRDOM_GUC REG_BIT(3)
......
...@@ -65,7 +65,10 @@ load_eu_mask(struct xe_gt *gt, xe_eu_mask_t mask) ...@@ -65,7 +65,10 @@ load_eu_mask(struct xe_gt *gt, xe_eu_mask_t mask)
static void static void
get_num_dss_regs(struct xe_device *xe, int *geometry_regs, int *compute_regs) get_num_dss_regs(struct xe_device *xe, int *geometry_regs, int *compute_regs)
{ {
if (GRAPHICS_VERx100(xe) == 1260) { if (GRAPHICS_VER(xe) > 20) {
*geometry_regs = 3;
*compute_regs = 3;
} else if (GRAPHICS_VERx100(xe) == 1260) {
*geometry_regs = 0; *geometry_regs = 0;
*compute_regs = 2; *compute_regs = 2;
} else if (GRAPHICS_VERx100(xe) >= 1250) { } else if (GRAPHICS_VERx100(xe) >= 1250) {
...@@ -90,15 +93,18 @@ xe_gt_topology_init(struct xe_gt *gt) ...@@ -90,15 +93,18 @@ xe_gt_topology_init(struct xe_gt *gt)
* Register counts returned shouldn't exceed the number of registers * Register counts returned shouldn't exceed the number of registers
* passed as parameters below. * passed as parameters below.
*/ */
drm_WARN_ON(&xe->drm, num_geometry_regs > 1); drm_WARN_ON(&xe->drm, num_geometry_regs > 3);
drm_WARN_ON(&xe->drm, num_compute_regs > 2); drm_WARN_ON(&xe->drm, num_compute_regs > 3);
load_dss_mask(gt, gt->fuse_topo.g_dss_mask, load_dss_mask(gt, gt->fuse_topo.g_dss_mask,
num_geometry_regs, num_geometry_regs,
XELP_GT_GEOMETRY_DSS_ENABLE); XELP_GT_GEOMETRY_DSS_ENABLE,
XE2_GT_GEOMETRY_DSS_1,
XE2_GT_GEOMETRY_DSS_2);
load_dss_mask(gt, gt->fuse_topo.c_dss_mask, num_compute_regs, load_dss_mask(gt, gt->fuse_topo.c_dss_mask, num_compute_regs,
XEHP_GT_COMPUTE_DSS_ENABLE, XEHP_GT_COMPUTE_DSS_ENABLE,
XEHPC_GT_COMPUTE_DSS_ENABLE_EXT); XEHPC_GT_COMPUTE_DSS_ENABLE_EXT,
XE2_GT_COMPUTE_DSS_2);
load_eu_mask(gt, gt->fuse_topo.eu_mask_per_dss); load_eu_mask(gt, gt->fuse_topo.eu_mask_per_dss);
xe_gt_topology_dump(gt, &p); xe_gt_topology_dump(gt, &p);
......
...@@ -24,7 +24,7 @@ enum xe_gt_type { ...@@ -24,7 +24,7 @@ enum xe_gt_type {
XE_GT_TYPE_MEDIA, XE_GT_TYPE_MEDIA,
}; };
#define XE_MAX_DSS_FUSE_REGS 2 #define XE_MAX_DSS_FUSE_REGS 3
#define XE_MAX_EU_FUSE_REGS 1 #define XE_MAX_EU_FUSE_REGS 1
typedef unsigned long xe_dss_mask_t[BITS_TO_LONGS(32 * XE_MAX_DSS_FUSE_REGS)]; typedef unsigned long xe_dss_mask_t[BITS_TO_LONGS(32 * XE_MAX_DSS_FUSE_REGS)];
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment