Commit 08250c4b authored by Imre Deak's avatar Imre Deak

drm/i915/bxt: Fix off-by-one error in Broxton PLL IDs

After the commit below the Broxton PLL IDs had an off-by-one error, so
fix this up. Also add a missing brace at intel_shared_dpll_init(), it
happened to compile only due to the way the IS_BROXTON macro is defined.

v2:
- remove debugging left-over

Fixes: a3c988ea ("drm/i915: Make SKL/KBL DPLL0 managed by the shared dpll code")
CC: Ander Conselvan de Oliveira <ander.conselvan.de.oliveira@intel.com>
CC: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
Signed-off-by: default avatarImre Deak <imre.deak@intel.com>
Reviewed-by: default avatarAnder Conselvan de Oliveira <conselvan2@gmail.com>
Link: http://patchwork.freedesktop.org/patch/msgid/1457978134-12362-1-git-send-email-imre.deak@intel.com
parent 31ae71fc
...@@ -9786,15 +9786,15 @@ static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv, ...@@ -9786,15 +9786,15 @@ static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
switch (port) { switch (port) {
case PORT_A: case PORT_A:
pipe_config->ddi_pll_sel = SKL_DPLL0; pipe_config->ddi_pll_sel = SKL_DPLL0;
id = DPLL_ID_SKL_DPLL1; id = DPLL_ID_SKL_DPLL0;
break; break;
case PORT_B: case PORT_B:
pipe_config->ddi_pll_sel = SKL_DPLL1; pipe_config->ddi_pll_sel = SKL_DPLL1;
id = DPLL_ID_SKL_DPLL2; id = DPLL_ID_SKL_DPLL1;
break; break;
case PORT_C: case PORT_C:
pipe_config->ddi_pll_sel = SKL_DPLL2; pipe_config->ddi_pll_sel = SKL_DPLL2;
id = DPLL_ID_SKL_DPLL3; id = DPLL_ID_SKL_DPLL2;
break; break;
default: default:
DRM_ERROR("Incorrect port type\n"); DRM_ERROR("Incorrect port type\n");
......
...@@ -1706,9 +1706,9 @@ static const struct intel_dpll_mgr skl_pll_mgr = { ...@@ -1706,9 +1706,9 @@ static const struct intel_dpll_mgr skl_pll_mgr = {
}; };
static const struct dpll_info bxt_plls[] = { static const struct dpll_info bxt_plls[] = {
{ "PORT PLL A", 0, &bxt_ddi_pll_funcs, 0 }, { "PORT PLL A", DPLL_ID_SKL_DPLL0, &bxt_ddi_pll_funcs, 0 },
{ "PORT PLL B", 1, &bxt_ddi_pll_funcs, 0 }, { "PORT PLL B", DPLL_ID_SKL_DPLL1, &bxt_ddi_pll_funcs, 0 },
{ "PORT PLL C", 2, &bxt_ddi_pll_funcs, 0 }, { "PORT PLL C", DPLL_ID_SKL_DPLL2, &bxt_ddi_pll_funcs, 0 },
{ NULL, -1, NULL, }, { NULL, -1, NULL, },
}; };
...@@ -1726,7 +1726,7 @@ void intel_shared_dpll_init(struct drm_device *dev) ...@@ -1726,7 +1726,7 @@ void intel_shared_dpll_init(struct drm_device *dev)
if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
dpll_mgr = &skl_pll_mgr; dpll_mgr = &skl_pll_mgr;
else if IS_BROXTON(dev) else if (IS_BROXTON(dev))
dpll_mgr = &bxt_pll_mgr; dpll_mgr = &bxt_pll_mgr;
else if (HAS_DDI(dev)) else if (HAS_DDI(dev))
dpll_mgr = &hsw_pll_mgr; dpll_mgr = &hsw_pll_mgr;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment