Commit 10b6fec2 authored by Alexey Minnekhanov's avatar Alexey Minnekhanov Committed by Bjorn Andersson

remoteproc: qcom: q6v5-mss: Add support for SDM630/636/660

Snapdragon 630/660 modem subsystem is similar to one in MSM8998
and can almost reuse it's reset sequence.

Downstream sources call this q6v5 version "qdsp6v62-1-5" and its
code path has additional checks for QDSP6v55_BHS_EN_REST_ACK
status [2].

Inspiration is taken from Konrad Dybcio's work in [1], but reworked
to use common code path with MSM8996/8998, instead of completely
separate "if" block for SDM660.

[1] https://github.com/SoMainline/linux/commit/7dd6dd9b936dc8d6c1f1abe299e5b065c33741e8
[2] https://github.com/MiCode/Xiaomi_Kernel_OpenSource/blob/lavender-q-oss/drivers/soc/qcom/pil-q6v5.c#L393Co-developed-by: default avatarKonrad Dybcio <konradybcio@gmail.com>
Signed-off-by: default avatarKonrad Dybcio <konradybcio@gmail.com>
Signed-off-by: default avatarAlexey Minnekhanov <alexeymin@postmarketos.org>
Reviewed-by: default avatarKonrad Dybcio <konrad.dybcio@linaro.org>
Link: https://lore.kernel.org/r/20230621175046.61521-2-alexeymin@postmarketos.orgSigned-off-by: default avatarBjorn Andersson <andersson@kernel.org>
parent ed50ac26
...@@ -71,6 +71,7 @@ ...@@ -71,6 +71,7 @@
#define QDSP6SS_MEM_PWR_CTL 0x0B0 #define QDSP6SS_MEM_PWR_CTL 0x0B0
#define QDSP6V6SS_MEM_PWR_CTL 0x034 #define QDSP6V6SS_MEM_PWR_CTL 0x034
#define QDSP6SS_STRAP_ACC 0x110 #define QDSP6SS_STRAP_ACC 0x110
#define QDSP6V62SS_BHS_STATUS 0x0C4
/* AXI Halt Register Offsets */ /* AXI Halt Register Offsets */
#define AXI_HALTREQ_REG 0x0 #define AXI_HALTREQ_REG 0x0
...@@ -123,6 +124,7 @@ ...@@ -123,6 +124,7 @@
#define QDSP6v56_CLAMP_QMC_MEM BIT(22) #define QDSP6v56_CLAMP_QMC_MEM BIT(22)
#define QDSP6SS_XO_CBCR 0x0038 #define QDSP6SS_XO_CBCR 0x0038
#define QDSP6SS_ACC_OVERRIDE_VAL 0x20 #define QDSP6SS_ACC_OVERRIDE_VAL 0x20
#define QDSP6v55_BHS_EN_REST_ACK BIT(0)
/* QDSP6v65 parameters */ /* QDSP6v65 parameters */
#define QDSP6SS_CORE_CBCR 0x20 #define QDSP6SS_CORE_CBCR 0x20
...@@ -130,6 +132,7 @@ ...@@ -130,6 +132,7 @@
#define QDSP6SS_BOOT_CORE_START 0x400 #define QDSP6SS_BOOT_CORE_START 0x400
#define QDSP6SS_BOOT_CMD 0x404 #define QDSP6SS_BOOT_CMD 0x404
#define BOOT_FSM_TIMEOUT 10000 #define BOOT_FSM_TIMEOUT 10000
#define BHS_CHECK_MAX_LOOPS 200
struct reg_info { struct reg_info {
struct regulator *reg; struct regulator *reg;
...@@ -250,6 +253,7 @@ enum { ...@@ -250,6 +253,7 @@ enum {
MSS_MSM8998, MSS_MSM8998,
MSS_SC7180, MSS_SC7180,
MSS_SC7280, MSS_SC7280,
MSS_SDM660,
MSS_SDM845, MSS_SDM845,
}; };
...@@ -700,7 +704,8 @@ static int q6v5proc_reset(struct q6v5 *qproc) ...@@ -700,7 +704,8 @@ static int q6v5proc_reset(struct q6v5 *qproc)
} else if (qproc->version == MSS_MSM8909 || } else if (qproc->version == MSS_MSM8909 ||
qproc->version == MSS_MSM8953 || qproc->version == MSS_MSM8953 ||
qproc->version == MSS_MSM8996 || qproc->version == MSS_MSM8996 ||
qproc->version == MSS_MSM8998) { qproc->version == MSS_MSM8998 ||
qproc->version == MSS_SDM660) {
if (qproc->version != MSS_MSM8909 && if (qproc->version != MSS_MSM8909 &&
qproc->version != MSS_MSM8953) qproc->version != MSS_MSM8953)
...@@ -734,6 +739,16 @@ static int q6v5proc_reset(struct q6v5 *qproc) ...@@ -734,6 +739,16 @@ static int q6v5proc_reset(struct q6v5 *qproc)
val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG); val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
udelay(1); udelay(1);
if (qproc->version == MSS_SDM660) {
ret = readl_relaxed_poll_timeout(qproc->reg_base + QDSP6V62SS_BHS_STATUS,
i, (i & QDSP6v55_BHS_EN_REST_ACK),
1, BHS_CHECK_MAX_LOOPS);
if (ret == -ETIMEDOUT) {
dev_err(qproc->dev, "BHS_EN_REST_ACK not set!\n");
return -ETIMEDOUT;
}
}
/* Put LDO in bypass mode */ /* Put LDO in bypass mode */
val |= QDSP6v56_LDO_BYP; val |= QDSP6v56_LDO_BYP;
writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
...@@ -756,7 +771,7 @@ static int q6v5proc_reset(struct q6v5 *qproc) ...@@ -756,7 +771,7 @@ static int q6v5proc_reset(struct q6v5 *qproc)
mem_pwr_ctl = QDSP6SS_MEM_PWR_CTL; mem_pwr_ctl = QDSP6SS_MEM_PWR_CTL;
i = 19; i = 19;
} else { } else {
/* MSS_MSM8998 */ /* MSS_MSM8998, MSS_SDM660 */
mem_pwr_ctl = QDSP6V6SS_MEM_PWR_CTL; mem_pwr_ctl = QDSP6V6SS_MEM_PWR_CTL;
i = 28; i = 28;
} }
...@@ -2199,6 +2214,37 @@ static const struct rproc_hexagon_res sc7280_mss = { ...@@ -2199,6 +2214,37 @@ static const struct rproc_hexagon_res sc7280_mss = {
.version = MSS_SC7280, .version = MSS_SC7280,
}; };
static const struct rproc_hexagon_res sdm660_mss = {
.hexagon_mba_image = "mba.mbn",
.proxy_clk_names = (char*[]){
"xo",
"qdss",
"mem",
NULL
},
.active_clk_names = (char*[]){
"iface",
"bus",
"gpll0_mss",
"mnoc_axi",
"snoc_axi",
NULL
},
.proxy_pd_names = (char*[]){
"cx",
"mx",
NULL
},
.need_mem_protection = true,
.has_alt_reset = false,
.has_mba_logs = false,
.has_spare_reg = false,
.has_qaccept_regs = false,
.has_ext_cntl_regs = false,
.has_vq6 = false,
.version = MSS_SDM660,
};
static const struct rproc_hexagon_res sdm845_mss = { static const struct rproc_hexagon_res sdm845_mss = {
.hexagon_mba_image = "mba.mbn", .hexagon_mba_image = "mba.mbn",
.proxy_clk_names = (char*[]){ .proxy_clk_names = (char*[]){
...@@ -2481,6 +2527,7 @@ static const struct of_device_id q6v5_of_match[] = { ...@@ -2481,6 +2527,7 @@ static const struct of_device_id q6v5_of_match[] = {
{ .compatible = "qcom,msm8998-mss-pil", .data = &msm8998_mss}, { .compatible = "qcom,msm8998-mss-pil", .data = &msm8998_mss},
{ .compatible = "qcom,sc7180-mss-pil", .data = &sc7180_mss}, { .compatible = "qcom,sc7180-mss-pil", .data = &sc7180_mss},
{ .compatible = "qcom,sc7280-mss-pil", .data = &sc7280_mss}, { .compatible = "qcom,sc7280-mss-pil", .data = &sc7280_mss},
{ .compatible = "qcom,sdm660-mss-pil", .data = &sdm660_mss},
{ .compatible = "qcom,sdm845-mss-pil", .data = &sdm845_mss}, { .compatible = "qcom,sdm845-mss-pil", .data = &sdm845_mss},
{ }, { },
}; };
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment