Commit 11121e30 authored by Valentine Barshak's avatar Valentine Barshak Committed by Jeff Garzik

ibm_newemac: PowerPC 440EP/440GR EMAC PHY clock workaround

This patch adds ibm_newemac PHY clock workaround for 440EP/440GR EMAC
attached to a PHY which doesn't generate RX clock if there is no link.
The code is based on the previous ibm_emac driver stuff. The 440EP/440GR
allows controlling each EMAC clock separately as opposed to global clock
selection for 440GX.

BenH: Made that #ifdef CONFIG_PPC_DCR_NATIVE for now as dcri_* stuff doesn't
exist for MMIO type DCRs like Cell. Some future rework & improvements of the
DCR infrastructure will make that cleaner but for now, this makes it work.
Signed-off-by: default avatarValentine Barshak <vbarshak@ru.mvista.com>
Signed-off-by: default avatarBenjamin Herrenschmidt <benh@kernel.crashing.org>
Signed-off-by: default avatarJeff Garzik <jgarzik@redhat.com>
parent 0925ab5d
...@@ -129,10 +129,35 @@ static struct device_node *emac_boot_list[EMAC_BOOT_LIST_SIZE]; ...@@ -129,10 +129,35 @@ static struct device_node *emac_boot_list[EMAC_BOOT_LIST_SIZE];
static inline void emac_report_timeout_error(struct emac_instance *dev, static inline void emac_report_timeout_error(struct emac_instance *dev,
const char *error) const char *error)
{ {
if (net_ratelimit()) if (emac_has_feature(dev, EMAC_FTR_440GX_PHY_CLK_FIX |
EMAC_FTR_440EP_PHY_CLK_FIX))
DBG(dev, "%s" NL, error);
else if (net_ratelimit())
printk(KERN_ERR "%s: %s\n", dev->ndev->name, error); printk(KERN_ERR "%s: %s\n", dev->ndev->name, error);
} }
/* EMAC PHY clock workaround:
* 440EP/440GR has more sane SDR0_MFR register implementation than 440GX,
* which allows controlling each EMAC clock
*/
static inline void emac_rx_clk_tx(struct emac_instance *dev)
{
#ifdef CONFIG_PPC_DCR_NATIVE
if (emac_has_feature(dev, EMAC_FTR_440EP_PHY_CLK_FIX))
dcri_clrset(SDR0, SDR0_MFR,
0, SDR0_MFR_ECS >> dev->cell_index);
#endif
}
static inline void emac_rx_clk_default(struct emac_instance *dev)
{
#ifdef CONFIG_PPC_DCR_NATIVE
if (emac_has_feature(dev, EMAC_FTR_440EP_PHY_CLK_FIX))
dcri_clrset(SDR0, SDR0_MFR,
SDR0_MFR_ECS >> dev->cell_index, 0);
#endif
}
/* PHY polling intervals */ /* PHY polling intervals */
#define PHY_POLL_LINK_ON HZ #define PHY_POLL_LINK_ON HZ
#define PHY_POLL_LINK_OFF (HZ / 5) #define PHY_POLL_LINK_OFF (HZ / 5)
...@@ -1099,9 +1124,11 @@ static int emac_open(struct net_device *ndev) ...@@ -1099,9 +1124,11 @@ static int emac_open(struct net_device *ndev)
int link_poll_interval; int link_poll_interval;
if (dev->phy.def->ops->poll_link(&dev->phy)) { if (dev->phy.def->ops->poll_link(&dev->phy)) {
dev->phy.def->ops->read_link(&dev->phy); dev->phy.def->ops->read_link(&dev->phy);
emac_rx_clk_default(dev);
netif_carrier_on(dev->ndev); netif_carrier_on(dev->ndev);
link_poll_interval = PHY_POLL_LINK_ON; link_poll_interval = PHY_POLL_LINK_ON;
} else { } else {
emac_rx_clk_tx(dev);
netif_carrier_off(dev->ndev); netif_carrier_off(dev->ndev);
link_poll_interval = PHY_POLL_LINK_OFF; link_poll_interval = PHY_POLL_LINK_OFF;
} }
...@@ -1179,6 +1206,7 @@ static void emac_link_timer(struct work_struct *work) ...@@ -1179,6 +1206,7 @@ static void emac_link_timer(struct work_struct *work)
if (dev->phy.def->ops->poll_link(&dev->phy)) { if (dev->phy.def->ops->poll_link(&dev->phy)) {
if (!netif_carrier_ok(dev->ndev)) { if (!netif_carrier_ok(dev->ndev)) {
emac_rx_clk_default(dev);
/* Get new link parameters */ /* Get new link parameters */
dev->phy.def->ops->read_link(&dev->phy); dev->phy.def->ops->read_link(&dev->phy);
...@@ -1191,6 +1219,7 @@ static void emac_link_timer(struct work_struct *work) ...@@ -1191,6 +1219,7 @@ static void emac_link_timer(struct work_struct *work)
link_poll_interval = PHY_POLL_LINK_ON; link_poll_interval = PHY_POLL_LINK_ON;
} else { } else {
if (netif_carrier_ok(dev->ndev)) { if (netif_carrier_ok(dev->ndev)) {
emac_rx_clk_tx(dev);
netif_carrier_off(dev->ndev); netif_carrier_off(dev->ndev);
netif_tx_disable(dev->ndev); netif_tx_disable(dev->ndev);
emac_reinitialize(dev); emac_reinitialize(dev);
...@@ -2339,6 +2368,14 @@ static int __devinit emac_init_phy(struct emac_instance *dev) ...@@ -2339,6 +2368,14 @@ static int __devinit emac_init_phy(struct emac_instance *dev)
#ifdef CONFIG_PPC_DCR_NATIVE #ifdef CONFIG_PPC_DCR_NATIVE
if (emac_has_feature(dev, EMAC_FTR_440GX_PHY_CLK_FIX)) if (emac_has_feature(dev, EMAC_FTR_440GX_PHY_CLK_FIX))
dcri_clrset(SDR0, SDR0_MFR, 0, SDR0_MFR_ECS); dcri_clrset(SDR0, SDR0_MFR, 0, SDR0_MFR_ECS);
#endif
/* PHY clock workaround */
emac_rx_clk_tx(dev);
/* Enable internal clock source on 440GX*/
#ifdef CONFIG_PPC_DCR_NATIVE
if (emac_has_feature(dev, EMAC_FTR_440GX_PHY_CLK_FIX))
dcri_clrset(SDR0, SDR0_MFR, 0, SDR0_MFR_ECS);
#endif #endif
/* Configure EMAC with defaults so we can at least use MDIO /* Configure EMAC with defaults so we can at least use MDIO
* This is needed mostly for 440GX * This is needed mostly for 440GX
...@@ -2507,6 +2544,10 @@ static int __devinit emac_init_config(struct emac_instance *dev) ...@@ -2507,6 +2544,10 @@ static int __devinit emac_init_config(struct emac_instance *dev)
dev->features |= EMAC_FTR_EMAC4; dev->features |= EMAC_FTR_EMAC4;
if (of_device_is_compatible(np, "ibm,emac-440gx")) if (of_device_is_compatible(np, "ibm,emac-440gx"))
dev->features |= EMAC_FTR_440GX_PHY_CLK_FIX; dev->features |= EMAC_FTR_440GX_PHY_CLK_FIX;
} else {
if (of_device_is_compatible(np, "ibm,emac-440ep") ||
of_device_is_compatible(np, "ibm,emac-440gr"))
dev->features |= EMAC_FTR_440EP_PHY_CLK_FIX;
} }
/* Fixup some feature bits based on the device tree */ /* Fixup some feature bits based on the device tree */
......
...@@ -305,6 +305,10 @@ struct emac_instance { ...@@ -305,6 +305,10 @@ struct emac_instance {
* Set if we need phy clock workaround for 440gx * Set if we need phy clock workaround for 440gx
*/ */
#define EMAC_FTR_440GX_PHY_CLK_FIX 0x00000080 #define EMAC_FTR_440GX_PHY_CLK_FIX 0x00000080
/*
* Set if we need phy clock workaround for 440ep or 440gr
*/
#define EMAC_FTR_440EP_PHY_CLK_FIX 0x00000100
/* Right now, we don't quite handle the always/possible masks on the /* Right now, we don't quite handle the always/possible masks on the
...@@ -328,7 +332,7 @@ enum { ...@@ -328,7 +332,7 @@ enum {
#ifdef CONFIG_IBM_NEW_EMAC_RGMII #ifdef CONFIG_IBM_NEW_EMAC_RGMII
EMAC_FTR_HAS_RGMII | EMAC_FTR_HAS_RGMII |
#endif #endif
0, EMAC_FTR_440EP_PHY_CLK_FIX,
}; };
static inline int emac_has_feature(struct emac_instance *dev, static inline int emac_has_feature(struct emac_instance *dev,
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment