Commit 2110add8 authored by Xingyu Wu's avatar Xingyu Wu Committed by Conor Dooley

dt-bindings: clock: jh7110-syscrg: Add PLL clock inputs

Add PLL clock inputs from PLL clock generator.
Reviewed-by: default avatarEmil Renner Berthing <emil.renner.berthing@canonical.com>
Reviewed-by: default avatarConor Dooley <conor.dooley@microchip.com>
Signed-off-by: default avatarXingyu Wu <xingyu.wu@starfivetech.com>
Signed-off-by: default avatarConor Dooley <conor.dooley@microchip.com>
parent c81f7845
...@@ -27,6 +27,9 @@ properties: ...@@ -27,6 +27,9 @@ properties:
- description: External I2S RX left/right channel clock - description: External I2S RX left/right channel clock
- description: External TDM clock - description: External TDM clock
- description: External audio master clock - description: External audio master clock
- description: PLL0
- description: PLL1
- description: PLL2
- items: - items:
- description: Main Oscillator (24 MHz) - description: Main Oscillator (24 MHz)
...@@ -38,6 +41,9 @@ properties: ...@@ -38,6 +41,9 @@ properties:
- description: External I2S RX left/right channel clock - description: External I2S RX left/right channel clock
- description: External TDM clock - description: External TDM clock
- description: External audio master clock - description: External audio master clock
- description: PLL0
- description: PLL1
- description: PLL2
clock-names: clock-names:
oneOf: oneOf:
...@@ -52,6 +58,9 @@ properties: ...@@ -52,6 +58,9 @@ properties:
- const: i2srx_lrck_ext - const: i2srx_lrck_ext
- const: tdm_ext - const: tdm_ext
- const: mclk_ext - const: mclk_ext
- const: pll0_out
- const: pll1_out
- const: pll2_out
- items: - items:
- const: osc - const: osc
...@@ -63,6 +72,9 @@ properties: ...@@ -63,6 +72,9 @@ properties:
- const: i2srx_lrck_ext - const: i2srx_lrck_ext
- const: tdm_ext - const: tdm_ext
- const: mclk_ext - const: mclk_ext
- const: pll0_out
- const: pll1_out
- const: pll2_out
'#clock-cells': '#clock-cells':
const: 1 const: 1
...@@ -93,12 +105,14 @@ examples: ...@@ -93,12 +105,14 @@ examples:
<&gmac1_rgmii_rxin>, <&gmac1_rgmii_rxin>,
<&i2stx_bclk_ext>, <&i2stx_lrck_ext>, <&i2stx_bclk_ext>, <&i2stx_lrck_ext>,
<&i2srx_bclk_ext>, <&i2srx_lrck_ext>, <&i2srx_bclk_ext>, <&i2srx_lrck_ext>,
<&tdm_ext>, <&mclk_ext>; <&tdm_ext>, <&mclk_ext>,
<&pllclk 0>, <&pllclk 1>, <&pllclk 2>;
clock-names = "osc", "gmac1_rmii_refin", clock-names = "osc", "gmac1_rmii_refin",
"gmac1_rgmii_rxin", "gmac1_rgmii_rxin",
"i2stx_bclk_ext", "i2stx_lrck_ext", "i2stx_bclk_ext", "i2stx_lrck_ext",
"i2srx_bclk_ext", "i2srx_lrck_ext", "i2srx_bclk_ext", "i2srx_lrck_ext",
"tdm_ext", "mclk_ext"; "tdm_ext", "mclk_ext",
"pll0_out", "pll1_out", "pll2_out";
#clock-cells = <1>; #clock-cells = <1>;
#reset-cells = <1>; #reset-cells = <1>;
}; };
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment