Commit 29cd12e0 authored by Michael Walle's avatar Michael Walle Committed by Tudor Ambarus

mtd: spi-nor: gigadevice: convert flash_info to new format

The INFOx() macros are going away. Convert the flash_info database to
the new format.
Signed-off-by: default avatarMichael Walle <mwalle@kernel.org>
Link: https://lore.kernel.org/r/20230807-mtd-flash-info-db-rework-v3-21-e60548861b10@kernel.orgSigned-off-by: default avatarTudor Ambarus <tudor.ambarus@linaro.org>
parent 6ecc52e4
...@@ -34,38 +34,55 @@ static const struct spi_nor_fixups gd25q256_fixups = { ...@@ -34,38 +34,55 @@ static const struct spi_nor_fixups gd25q256_fixups = {
}; };
static const struct flash_info gigadevice_nor_parts[] = { static const struct flash_info gigadevice_nor_parts[] = {
{ "gd25q16", INFO(0xc84015, 0, 64 * 1024, 32) {
FLAGS(SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) .id = SNOR_ID(0xc8, 0x40, 0x15),
NO_SFDP_FLAGS(SECT_4K | SPI_NOR_DUAL_READ | .name = "gd25q16",
SPI_NOR_QUAD_READ) }, .size = SZ_2M,
{ "gd25q32", INFO(0xc84016, 0, 64 * 1024, 64) .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
FLAGS(SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
NO_SFDP_FLAGS(SECT_4K | SPI_NOR_DUAL_READ | }, {
SPI_NOR_QUAD_READ) }, .id = SNOR_ID(0xc8, 0x40, 0x16),
{ "gd25lq32", INFO(0xc86016, 0, 64 * 1024, 64) .name = "gd25q32",
FLAGS(SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) .size = SZ_4M,
NO_SFDP_FLAGS(SECT_4K | SPI_NOR_DUAL_READ | .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
SPI_NOR_QUAD_READ) }, .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
{ "gd25q64", INFO(0xc84017, 0, 64 * 1024, 128) }, {
FLAGS(SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) .id = SNOR_ID(0xc8, 0x60, 0x16),
NO_SFDP_FLAGS(SECT_4K | SPI_NOR_DUAL_READ | .name = "gd25lq32",
SPI_NOR_QUAD_READ) }, .size = SZ_4M,
{ "gd25lq64c", INFO(0xc86017, 0, 64 * 1024, 128) .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
FLAGS(SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
NO_SFDP_FLAGS(SECT_4K | SPI_NOR_DUAL_READ | }, {
SPI_NOR_QUAD_READ) }, .id = SNOR_ID(0xc8, 0x40, 0x17),
{ "gd25lq128d", INFO(0xc86018, 0, 64 * 1024, 256) .name = "gd25q64",
FLAGS(SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) .size = SZ_8M,
NO_SFDP_FLAGS(SECT_4K | SPI_NOR_DUAL_READ | .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
SPI_NOR_QUAD_READ) }, .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
{ "gd25q128", INFO(0xc84018, 0, 64 * 1024, 256) }, {
FLAGS(SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) .id = SNOR_ID(0xc8, 0x60, 0x17),
NO_SFDP_FLAGS(SECT_4K | SPI_NOR_DUAL_READ | .name = "gd25lq64c",
SPI_NOR_QUAD_READ) }, .size = SZ_8M,
{ "gd25q256", INFO(0xc84019, 0, 64 * 1024, 0) .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
FLAGS(SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB | SPI_NOR_TB_SR_BIT6) .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
FIXUP_FLAGS(SPI_NOR_4B_OPCODES) }, {
.fixups = &gd25q256_fixups }, .id = SNOR_ID(0xc8, 0x60, 0x18),
.name = "gd25lq128d",
.size = SZ_16M,
.flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
.no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
}, {
.id = SNOR_ID(0xc8, 0x40, 0x18),
.name = "gd25q128",
.size = SZ_16M,
.flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
.no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
}, {
.id = SNOR_ID(0xc8, 0x40, 0x19),
.name = "gd25q256",
.flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB | SPI_NOR_TB_SR_BIT6,
.fixups = &gd25q256_fixups,
.fixup_flags = SPI_NOR_4B_OPCODES,
},
}; };
const struct spi_nor_manufacturer spi_nor_gigadevice = { const struct spi_nor_manufacturer spi_nor_gigadevice = {
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment