Commit 2ab58c85 authored by Arnd Bergmann's avatar Arnd Bergmann

Merge tag 'qcom-arm64-for-5.1' of...

Merge tag 'qcom-arm64-for-5.1' of git://git.kernel.org/pub/scm/linux/kernel/git/agross/linux into arm/dt

Qualcomm ARM64 Updates for v5.1

* Add MSM8998 RPMCC, I2C, and USB related nodes
* Add MSM8996 rpmpd node
* Fix typo in MSM8996 pin definitions
* Disable MSM8996 VFE smmu to fix security violation
* Add I2C, SPI, rpmcc, uart, and WCN3990 wlan nodes on QCS404
* Enable SDCC1 HS400 support on QCS404
* Add a multitude of nodes on SDM845:
  SD, UFS, USB, LPASS, SCM, QSPI, PDC, DPU, videocc, GPU, RPMh
  bus interconnect, WCN3990 WLAN
* Add gpio ranges to SDM845 TLMM
* Fix regulator load on sdcard on MSM8998-mtp board

* tag 'qcom-arm64-for-5.1' of git://git.kernel.org/pub/scm/linux/kernel/git/agross/linux: (41 commits)
  arm64: dts: sdm845: Add interconnect provider DT nodes
  arm64: dts: qcom: msm8996: Disabled VFE SMMU
  arm64: dts: qcom: qcs404: Add rpmcc node
  arm64: dts: qcom: msm8998: Add rpmcc node
  arm64: dts: qcom: msm8998: Add USB-related nodes
  arm64: dts: qcom: qcs404: Add QUP I2C and SPI nodes
  arm64: dts: qcom: qcs404: Define remaining UARTs
  arm64: dts: qcom: qcs404: Specify pinctrl state for UART
  arm64: dts: qcom: sdm845: Fix lpasscc reg
  arm64: dts: qcom: sdm845: Remove the duplicate header inclusion
  arm64: dts: qcom: sdm845: Add reserve-memory nodes
  arm64: dts: qcom: sdm845: Add gpio-ranges to TLMM node
  arm64: dts: qcom: sdm845: Extend ranges and describe DMA space
  arm64: dts: qcom: sdm845: Increase address and size cells for soc
  arm64: dts: sdm845: Add rpmh powercontroller node
  arm64: dts: msm8996: Add rpmpd device node
  arm64: dts: sdm845: Add WCN3990 WLAN module device node
  arm64: dts: qcom: sdm845: Add PDC Global reset driver node
  arm64: dts: qcom: sdm845: Add SCM DT node
  arm64: dts: qcom: sdm845: Fix pcs_misc region address for UNI PHY
  ...
Signed-off-by: default avatarArnd Bergmann <arnd@arndb.de>
parents 2a434f24 5e820489
...@@ -644,6 +644,8 @@ l10 { ...@@ -644,6 +644,8 @@ l10 {
l11 { l11 {
regulator-min-microvolt = <1750000>; regulator-min-microvolt = <1750000>;
regulator-max-microvolt = <3337000>; regulator-max-microvolt = <3337000>;
regulator-allow-set-load;
regulator-system-load = <200000>;
}; };
l12 { l12 {
......
...@@ -139,7 +139,7 @@ pinmux { ...@@ -139,7 +139,7 @@ pinmux {
}; };
pinconf { pinconf {
pins = "gpio4", "gpiio5", "gpio6", "gpio7"; pins = "gpio4", "gpio5", "gpio6", "gpio7";
drive-strength = <2>; drive-strength = <2>;
bias-disable; bias-disable;
}; };
......
...@@ -306,6 +306,40 @@ rpmcc: qcom,rpmcc { ...@@ -306,6 +306,40 @@ rpmcc: qcom,rpmcc {
#clock-cells = <1>; #clock-cells = <1>;
}; };
rpmpd: power-controller {
compatible = "qcom,msm8996-rpmpd";
#power-domain-cells = <1>;
operating-points-v2 = <&rpmpd_opp_table>;
rpmpd_opp_table: opp-table {
compatible = "operating-points-v2";
rpmpd_opp1: opp1 {
opp-level = <1>;
};
rpmpd_opp2: opp2 {
opp-level = <2>;
};
rpmpd_opp3: opp3 {
opp-level = <3>;
};
rpmpd_opp4: opp4 {
opp-level = <4>;
};
rpmpd_opp5: opp5 {
opp-level = <5>;
};
rpmpd_opp6: opp6 {
opp-level = <6>;
};
};
};
pm8994-regulators { pm8994-regulators {
compatible = "qcom,rpm-pm8994-regulators"; compatible = "qcom,rpm-pm8994-regulators";
...@@ -404,7 +438,7 @@ tcsr: syscon@7a0000 { ...@@ -404,7 +438,7 @@ tcsr: syscon@7a0000 {
}; };
intc: interrupt-controller@9bc0000 { intc: interrupt-controller@9bc0000 {
compatible = "arm,gic-v3"; compatible = "qcom,msm8996-gic-v3", "arm,gic-v3";
#interrupt-cells = <3>; #interrupt-cells = <3>;
interrupt-controller; interrupt-controller;
#redistributor-regions = <1>; #redistributor-regions = <1>;
...@@ -966,7 +1000,7 @@ vfe_smmu: arm,smmu@da0000 { ...@@ -966,7 +1000,7 @@ vfe_smmu: arm,smmu@da0000 {
clock-names = "iface", clock-names = "iface",
"bus"; "bus";
#iommu-cells = <1>; #iommu-cells = <1>;
status = "ok"; status = "disabled";
}; };
camss: camss@a00000 { camss: camss@a00000 {
......
...@@ -65,6 +65,13 @@ &blsp2_uart1 { ...@@ -65,6 +65,13 @@ &blsp2_uart1 {
status = "okay"; status = "okay";
}; };
&qusb2phy {
status = "okay";
vdda-pll-supply = <&vreg_l12a_1p8>;
vdda-phy-dpdm-supply = <&vreg_l24a_3p075>;
};
&rpm_requests { &rpm_requests {
pm8998-regulators { pm8998-regulators {
compatible = "qcom,rpm-pm8998-regulators"; compatible = "qcom,rpm-pm8998-regulators";
...@@ -192,6 +199,8 @@ vreg_l20a_2p95: l20 { ...@@ -192,6 +199,8 @@ vreg_l20a_2p95: l20 {
vreg_l21a_2p95: l21 { vreg_l21a_2p95: l21 {
regulator-min-microvolt = <2960000>; regulator-min-microvolt = <2960000>;
regulator-max-microvolt = <2960000>; regulator-max-microvolt = <2960000>;
regulator-allow-set-load;
regulator-system-load = <800000>;
}; };
vreg_l22a_2p85: l22 { vreg_l22a_2p85: l22 {
regulator-min-microvolt = <2864000>; regulator-min-microvolt = <2864000>;
...@@ -257,3 +266,18 @@ &sdhc2 { ...@@ -257,3 +266,18 @@ &sdhc2 {
pinctrl-0 = <&sdc2_clk_on &sdc2_cmd_on &sdc2_data_on &sdc2_cd_on>; pinctrl-0 = <&sdc2_clk_on &sdc2_cmd_on &sdc2_data_on &sdc2_cd_on>;
pinctrl-1 = <&sdc2_clk_off &sdc2_cmd_off &sdc2_data_off &sdc2_cd_off>; pinctrl-1 = <&sdc2_clk_off &sdc2_cmd_off &sdc2_data_off &sdc2_cd_off>;
}; };
&usb3 {
status = "okay";
};
&usb3_dwc3 {
dr_mode = "host"; /* Force to host until we have Type-C hooked up */
};
&usb3phy {
status = "okay";
vdda-phy-supply = <&vreg_l1a_0p875>;
vdda-pll-supply = <&vreg_l2a_1p2>;
};
...@@ -3,6 +3,7 @@ ...@@ -3,6 +3,7 @@
#include <dt-bindings/interrupt-controller/arm-gic.h> #include <dt-bindings/interrupt-controller/arm-gic.h>
#include <dt-bindings/clock/qcom,gcc-msm8998.h> #include <dt-bindings/clock/qcom,gcc-msm8998.h>
#include <dt-bindings/clock/qcom,rpmcc.h>
#include <dt-bindings/gpio/gpio.h> #include <dt-bindings/gpio/gpio.h>
/ { / {
...@@ -266,6 +267,11 @@ rpm-glink { ...@@ -266,6 +267,11 @@ rpm-glink {
rpm_requests: rpm-requests { rpm_requests: rpm-requests {
compatible = "qcom,rpm-msm8998"; compatible = "qcom,rpm-msm8998";
qcom,glink-channels = "rpm_requests"; qcom,glink-channels = "rpm_requests";
rpmcc: clock-controller {
compatible = "qcom,rpmcc-msm8998", "qcom,rpmcc";
#clock-cells = <1>;
};
}; };
}; };
...@@ -540,6 +546,11 @@ qfprom: qfprom@780000 { ...@@ -540,6 +546,11 @@ qfprom: qfprom@780000 {
reg = <0x780000 0x621c>; reg = <0x780000 0x621c>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
qusb2_hstx_trim: hstx-trim@423a {
reg = <0x423a 0x1>;
bits = <0 4>;
};
}; };
gcc: clock-controller@100000 { gcc: clock-controller@100000 {
...@@ -607,6 +618,93 @@ apcs_glb: mailbox@9820000 { ...@@ -607,6 +618,93 @@ apcs_glb: mailbox@9820000 {
#mbox-cells = <1>; #mbox-cells = <1>;
}; };
usb3: usb@a8f8800 {
compatible = "qcom,msm8998-dwc3", "qcom,dwc3";
reg = <0x0a8f8800 0x400>;
status = "disabled";
#address-cells = <1>;
#size-cells = <1>;
ranges;
clocks = <&gcc GCC_CFG_NOC_USB3_AXI_CLK>,
<&gcc GCC_USB30_MASTER_CLK>,
<&gcc GCC_AGGRE1_USB3_AXI_CLK>,
<&gcc GCC_USB30_MOCK_UTMI_CLK>,
<&gcc GCC_USB30_SLEEP_CLK>;
clock-names = "cfg_noc", "core", "iface", "mock_utmi",
"sleep";
assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>,
<&gcc GCC_USB30_MASTER_CLK>;
assigned-clock-rates = <19200000>, <120000000>;
interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "hs_phy_irq", "ss_phy_irq";
power-domains = <&gcc USB_30_GDSC>;
resets = <&gcc GCC_USB_30_BCR>;
usb3_dwc3: dwc3@a800000 {
compatible = "snps,dwc3";
reg = <0x0a800000 0xcd00>;
interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
snps,dis_u2_susphy_quirk;
snps,dis_enblslpm_quirk;
phys = <&qusb2phy>, <&usb1_ssphy>;
phy-names = "usb2-phy", "usb3-phy";
snps,has-lpm-erratum;
snps,hird-threshold = /bits/ 8 <0x10>;
};
};
usb3phy: phy@c010000 {
compatible = "qcom,msm8998-qmp-usb3-phy";
reg = <0x0c010000 0x18c>;
status = "disabled";
#clock-cells = <1>;
#address-cells = <1>;
#size-cells = <1>;
ranges;
clocks = <&gcc GCC_USB3_PHY_AUX_CLK>,
<&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
<&gcc GCC_USB3_CLKREF_CLK>;
clock-names = "aux", "cfg_ahb", "ref";
resets = <&gcc GCC_USB3_PHY_BCR>,
<&gcc GCC_USB3PHY_PHY_BCR>;
reset-names = "phy", "common";
usb1_ssphy: lane@c010200 {
reg = <0xc010200 0x128>,
<0xc010400 0x200>,
<0xc010c00 0x20c>,
<0xc010600 0x128>,
<0xc010800 0x200>;
#phy-cells = <0>;
clocks = <&gcc GCC_USB3_PHY_PIPE_CLK>;
clock-names = "pipe0";
clock-output-names = "usb3_phy_pipe_clk_src";
};
};
qusb2phy: phy@c012000 {
compatible = "qcom,msm8998-qusb2-phy";
reg = <0x0c012000 0x2a8>;
status = "disabled";
#phy-cells = <0>;
clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
<&gcc GCC_RX1_USB2_CLKREF_CLK>;
clock-names = "cfg_ahb", "ref";
resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>;
nvmem-cells = <&qusb2_hstx_trim>;
};
sdhc2: sdhci@c0a4900 { sdhc2: sdhci@c0a4900 {
compatible = "qcom,sdhci-msm-v4"; compatible = "qcom,sdhci-msm-v4";
reg = <0xc0a4900 0x314>, <0xc0a4000 0x800>; reg = <0xc0a4900 0x314>, <0xc0a4000 0x800>;
...@@ -624,6 +722,186 @@ sdhc2: sdhci@c0a4900 { ...@@ -624,6 +722,186 @@ sdhc2: sdhci@c0a4900 {
status = "disabled"; status = "disabled";
}; };
blsp1_i2c1: i2c@c175000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c175000 0x600>;
interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>,
<&gcc GCC_BLSP1_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp1_i2c2: i2c@c176000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c176000 0x600>;
interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>,
<&gcc GCC_BLSP1_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp1_i2c3: i2c@c177000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c177000 0x600>;
interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>,
<&gcc GCC_BLSP1_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp1_i2c4: i2c@c178000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c178000 0x600>;
interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_QUP4_I2C_APPS_CLK>,
<&gcc GCC_BLSP1_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp1_i2c5: i2c@c179000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c179000 0x600>;
interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_QUP5_I2C_APPS_CLK>,
<&gcc GCC_BLSP1_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp1_i2c6: i2c@c17a000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c17a000 0x600>;
interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_QUP6_I2C_APPS_CLK>,
<&gcc GCC_BLSP1_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp2_i2c0: i2c@c1b5000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c1b5000 0x600>;
interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP2_QUP1_I2C_APPS_CLK>,
<&gcc GCC_BLSP2_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp2_i2c1: i2c@c1b6000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c1b6000 0x600>;
interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP2_QUP2_I2C_APPS_CLK>,
<&gcc GCC_BLSP2_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp2_i2c2: i2c@c1b7000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c1b7000 0x600>;
interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP2_QUP3_I2C_APPS_CLK>,
<&gcc GCC_BLSP2_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp2_i2c3: i2c@c1b8000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c1b8000 0x600>;
interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP2_QUP4_I2C_APPS_CLK>,
<&gcc GCC_BLSP2_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp2_i2c4: i2c@c1b9000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c1b9000 0x600>;
interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP2_QUP5_I2C_APPS_CLK>,
<&gcc GCC_BLSP2_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp2_i2c5: i2c@c1ba000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x0c175000 0x600>;
interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP2_QUP6_I2C_APPS_CLK>,
<&gcc GCC_BLSP2_AHB_CLK>;
clock-names = "core", "iface";
clock-frequency = <400000>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
blsp2_uart1: serial@c1b0000 { blsp2_uart1: serial@c1b0000 {
compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
reg = <0xc1b0000 0x1000>; reg = <0xc1b0000 0x1000>;
......
...@@ -32,6 +32,12 @@ pwrkey { ...@@ -32,6 +32,12 @@ pwrkey {
bias-pull-up; bias-pull-up;
linux,code = <KEY_POWER>; linux,code = <KEY_POWER>;
}; };
watchdog {
compatible = "qcom,pm8916-wdt";
interrupts = <0x0 0x8 6 IRQ_TYPE_EDGE_RISING>;
timeout-sec = <60>;
};
}; };
pm8916_gpios: gpios@c000 { pm8916_gpios: gpios@c000 {
......
...@@ -3,6 +3,32 @@ ...@@ -3,6 +3,32 @@
#include <dt-bindings/spmi/spmi.h> #include <dt-bindings/spmi/spmi.h>
#include <dt-bindings/input/linux-event-codes.h> #include <dt-bindings/input/linux-event-codes.h>
#include <dt-bindings/iio/qcom,spmi-vadc.h>
#include <dt-bindings/thermal/thermal.h>
/ {
thermal-zones {
pms405 {
polling-delay-passive = <250>;
polling-delay = <1000>;
thermal-sensors = <&pms405_temp>;
trips {
pms405_alert0: pms405-alert0 {
temperature = <105000>;
hysteresis = <2000>;
type = "passive";
};
pms405_crit: pms405-crit {
temperature = <125000>;
hysteresis = <2000>;
type = "critical";
};
};
};
};
};
&spmi_bus { &spmi_bus {
pms405_0: pms405@0 { pms405_0: pms405@0 {
...@@ -45,6 +71,59 @@ pwrkey { ...@@ -45,6 +71,59 @@ pwrkey {
}; };
}; };
pms405_temp: temp-alarm@2400 {
compatible = "qcom,spmi-temp-alarm";
reg = <0x2400>;
interrupts = <0 0x24 0 IRQ_TYPE_EDGE_RISING>;
io-channels = <&pms405_adc ADC5_DIE_TEMP>;
io-channel-names = "thermal";
#thermal-sensor-cells = <0>;
};
pms405_adc: adc@3100 {
compatible = "qcom,pms405-adc", "qcom,spmi-adc-rev2";
reg = <0x3100>;
interrupts = <0x0 0x31 0x0 IRQ_TYPE_EDGE_RISING>;
#address-cells = <1>;
#size-cells = <0>;
#io-channel-cells = <1>;
ref_gnd {
reg = <ADC5_REF_GND>;
qcom,pre-scaling = <1 1>;
};
vref_1p25 {
reg = <ADC5_1P25VREF>;
qcom,pre-scaling = <1 1>;
};
vph_pwr {
reg = <ADC5_VPH_PWR>;
qcom,pre-scaling = <1 3>;
};
die_temp {
reg = <ADC5_DIE_TEMP>;
qcom,pre-scaling = <1 1>;
};
xo_therm_100k_pu {
reg = <ADC5_XO_THERM_100K_PU>;
qcom,pre-scaling = <1 1>;
};
amux_thm1_100k_pu {
reg = <ADC5_AMUX_THM1_100K_PU>;
qcom,pre-scaling = <1 1>;
};
amux_thm3_100k_pu {
reg = <ADC5_AMUX_THM3_100K_PU>;
qcom,pre-scaling = <1 1>;
};
};
rtc@6000 { rtc@6000 {
compatible = "qcom,pm8941-rtc"; compatible = "qcom,pm8941-rtc";
reg = <0x6000>; reg = <0x6000>;
......
...@@ -127,6 +127,7 @@ &sdcc1 { ...@@ -127,6 +127,7 @@ &sdcc1 {
status = "ok"; status = "ok";
mmc-ddr-1_8v; mmc-ddr-1_8v;
mmc-hs400-1_8v;
bus-width = <8>; bus-width = <8>;
non-removable; non-removable;
...@@ -186,3 +187,21 @@ rclk { ...@@ -186,3 +187,21 @@ rclk {
}; };
}; };
}; };
&wifi {
status = "okay";
};
/* PINCTRL - additions to nodes defined in qcs404.dtsi */
&blsp1_uart2_default {
rx {
drive-strength = <2>;
bias-disable;
};
tx {
drive-strength = <2>;
bias-disable;
};
};
...@@ -3,6 +3,7 @@ ...@@ -3,6 +3,7 @@
#include <dt-bindings/interrupt-controller/arm-gic.h> #include <dt-bindings/interrupt-controller/arm-gic.h>
#include <dt-bindings/clock/qcom,gcc-qcs404.h> #include <dt-bindings/clock/qcom,gcc-qcs404.h>
#include <dt-bindings/clock/qcom,rpmcc.h>
/ { / {
interrupt-parent = <&intc>; interrupt-parent = <&intc>;
...@@ -224,6 +225,11 @@ rpm-glink { ...@@ -224,6 +225,11 @@ rpm-glink {
rpm_requests: glink-channel { rpm_requests: glink-channel {
compatible = "qcom,rpm-qcs404"; compatible = "qcom,rpm-qcs404";
qcom,glink-channels = "rpm_requests"; qcom,glink-channels = "rpm_requests";
rpmcc: clock-controller {
compatible = "qcom,rpmcc-qcs404";
#clock-cells = <1>;
};
}; };
}; };
...@@ -272,6 +278,105 @@ tlmm: pinctrl@1000000 { ...@@ -272,6 +278,105 @@ tlmm: pinctrl@1000000 {
#gpio-cells = <2>; #gpio-cells = <2>;
interrupt-controller; interrupt-controller;
#interrupt-cells = <2>; #interrupt-cells = <2>;
blsp1_i2c0_default: blsp1-i2c0-default {
pins = "gpio32", "gpio33";
function = "blsp_i2c0";
};
blsp1_i2c1_default: blsp1-i2c1-default {
pins = "gpio24", "gpio25";
function = "blsp_i2c1";
};
blsp1_i2c2_default: blsp1-i2c2-default {
sda {
pins = "gpio19";
function = "blsp_i2c_sda_a2";
};
scl {
pins = "gpio20";
function = "blsp_i2c_scl_a2";
};
};
blsp1_i2c3_default: blsp1-i2c3-default {
pins = "gpio84", "gpio85";
function = "blsp_i2c3";
};
blsp1_i2c4_default: blsp1-i2c4-default {
pins = "gpio117", "gpio118";
function = "blsp_i2c4";
};
blsp1_uart0_default: blsp1-uart0-default {
pins = "gpio30", "gpio31", "gpio32", "gpio33";
function = "blsp_uart0";
};
blsp1_uart1_default: blsp1-uart1-default {
pins = "gpio22", "gpio23";
function = "blsp_uart1";
};
blsp1_uart2_default: blsp1-uart2-default {
rx {
pins = "gpio18";
function = "blsp_uart_rx_a2";
};
tx {
pins = "gpio17";
function = "blsp_uart_tx_a2";
};
};
blsp1_uart3_default: blsp1-uart3-default {
pins = "gpio82", "gpio83", "gpio84", "gpio85";
function = "blsp_uart3";
};
blsp2_i2c0_default: blsp2-i2c0-default {
pins = "gpio28", "gpio29";
function = "blsp_i2c5";
};
blsp1_spi0_default: blsp1-spi0-default {
pins = "gpio30", "gpio31", "gpio32", "gpio33";
function = "blsp_spi0";
};
blsp1_spi1_default: blsp1-spi1-default {
pins = "gpio22", "gpio23", "gpio24", "gpio25";
function = "blsp_spi1";
};
blsp1_spi2_default: blsp1-spi2-default {
pins = "gpio17", "gpio18", "gpio19", "gpio20";
function = "blsp_spi2";
};
blsp1_spi3_default: blsp1-spi3-default {
pins = "gpio82", "gpio83", "gpio84", "gpio85";
function = "blsp_spi3";
};
blsp1_spi4_default: blsp1-spi4-default {
pins = "gpio37", "gpio38", "gpio117", "gpio118";
function = "blsp_spi4";
};
blsp2_spi0_default: blsp2-spi0-default {
pins = "gpio26", "gpio27", "gpio28", "gpio29";
function = "blsp_spi5";
};
blsp2_uart0_default: blsp2-uart0-default {
pins = "gpio26", "gpio27", "gpio28", "gpio29";
function = "blsp_uart5";
};
}; };
gcc: clock-controller@1800000 { gcc: clock-controller@1800000 {
...@@ -335,6 +440,32 @@ blsp1_dma: dma@7884000 { ...@@ -335,6 +440,32 @@ blsp1_dma: dma@7884000 {
status = "okay"; status = "okay";
}; };
blsp1_uart0: serial@78af000 {
compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
reg = <0x078af000 0x200>;
interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_UART0_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
clock-names = "core", "iface";
dmas = <&blsp1_dma 1>, <&blsp1_dma 0>;
dma-names = "rx", "tx";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_uart0_default>;
status = "disabled";
};
blsp1_uart1: serial@78b0000 {
compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
reg = <0x078b0000 0x200>;
interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
clock-names = "core", "iface";
dmas = <&blsp1_dma 3>, <&blsp1_dma 2>;
dma-names = "rx", "tx";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_uart1_default>;
status = "disabled";
};
blsp1_uart2: serial@78b1000 { blsp1_uart2: serial@78b1000 {
compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
reg = <0x078b1000 0x200>; reg = <0x078b1000 0x200>;
...@@ -343,9 +474,237 @@ blsp1_uart2: serial@78b1000 { ...@@ -343,9 +474,237 @@ blsp1_uart2: serial@78b1000 {
clock-names = "core", "iface"; clock-names = "core", "iface";
dmas = <&blsp1_dma 5>, <&blsp1_dma 4>; dmas = <&blsp1_dma 5>, <&blsp1_dma 4>;
dma-names = "rx", "tx"; dma-names = "rx", "tx";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_uart2_default>;
status = "okay"; status = "okay";
}; };
wifi: wifi@a000000 {
compatible = "qcom,wcn3990-wifi";
reg = <0xa000000 0x800000>;
reg-names = "membase";
memory-region = <&wlan_msa_mem>;
interrupts = <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 285 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
};
blsp1_uart3: serial@78b2000 {
compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
reg = <0x078b2000 0x200>;
interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
clock-names = "core", "iface";
dmas = <&blsp1_dma 7>, <&blsp1_dma 6>;
dma-names = "rx", "tx";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_uart3_default>;
status = "disabled";
};
blsp1_i2c0: i2c@78b5000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x078b5000 0x600>;
interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_AHB_CLK>,
<&gcc GCC_BLSP1_QUP0_I2C_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_i2c0_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
blsp1_spi0: spi@78b5000 {
compatible = "qcom,spi-qup-v2.2.1";
reg = <0x078b5000 0x600>;
interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_AHB_CLK>,
<&gcc GCC_BLSP1_QUP0_SPI_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_spi0_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
blsp1_i2c1: i2c@78b6000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x078b6000 0x600>;
interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_AHB_CLK>,
<&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_i2c1_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
blsp1_spi1: spi@78b6000 {
compatible = "qcom,spi-qup-v2.2.1";
reg = <0x078b6000 0x600>;
interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_AHB_CLK>,
<&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_spi1_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
blsp1_i2c2: i2c@78b7000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x078b7000 0x600>;
interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_AHB_CLK>,
<&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_i2c2_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
blsp1_spi2: spi@78b7000 {
compatible = "qcom,spi-qup-v2.2.1";
reg = <0x078b7000 0x600>;
interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_AHB_CLK>,
<&gcc GCC_BLSP1_QUP2_SPI_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_spi2_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
blsp1_i2c3: i2c@78b8000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x078b8000 0x600>;
interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_AHB_CLK>,
<&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_i2c3_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
blsp1_spi3: spi@78b8000 {
compatible = "qcom,spi-qup-v2.2.1";
reg = <0x078b8000 0x600>;
interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_AHB_CLK>,
<&gcc GCC_BLSP1_QUP3_SPI_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_spi3_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
blsp1_i2c4: i2c@78b9000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x078b9000 0x600>;
interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_AHB_CLK>,
<&gcc GCC_BLSP1_QUP4_I2C_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_i2c4_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
blsp1_spi4: spi@78b9000 {
compatible = "qcom,spi-qup-v2.2.1";
reg = <0x078b9000 0x600>;
interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP1_AHB_CLK>,
<&gcc GCC_BLSP1_QUP4_SPI_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp1_spi4_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
blsp2_dma: dma@7ac4000 {
compatible = "qcom,bam-v1.7.0";
reg = <0x07ac4000 0x17000>;
interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP2_AHB_CLK>;
clock-names = "bam_clk";
#dma-cells = <1>;
qcom,controlled-remotely = <1>;
qcom,ee = <0>;
status = "disabled";
};
blsp2_uart0: serial@7aef000 {
compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
reg = <0x07aef000 0x200>;
interrupts = <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP2_UART0_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>;
clock-names = "core", "iface";
dmas = <&blsp2_dma 1>, <&blsp2_dma 0>;
dma-names = "rx", "tx";
pinctrl-names = "default";
pinctrl-0 = <&blsp2_uart0_default>;
status = "disabled";
};
blsp2_i2c0: i2c@7af5000 {
compatible = "qcom,i2c-qup-v2.2.1";
reg = <0x07af5000 0x600>;
interrupts = <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP2_AHB_CLK>,
<&gcc GCC_BLSP2_QUP0_I2C_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp2_i2c0_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
blsp2_spi0: spi@7af5000 {
compatible = "qcom,spi-qup-v2.2.1";
reg = <0x07af5000 0x600>;
interrupts = <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_BLSP2_AHB_CLK>,
<&gcc GCC_BLSP2_QUP0_SPI_APPS_CLK>;
clock-names = "iface", "core";
pinctrl-names = "default";
pinctrl-0 = <&blsp2_spi0_default>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
intc: interrupt-controller@b000000 { intc: interrupt-controller@b000000 {
compatible = "qcom,msm-qgic2"; compatible = "qcom,msm-qgic2";
interrupt-controller; interrupt-controller;
......
...@@ -7,6 +7,7 @@ ...@@ -7,6 +7,7 @@
/dts-v1/; /dts-v1/;
#include <dt-bindings/gpio/gpio.h>
#include <dt-bindings/regulator/qcom,rpmh-regulator.h> #include <dt-bindings/regulator/qcom,rpmh-regulator.h>
#include "sdm845.dtsi" #include "sdm845.dtsi"
...@@ -346,7 +347,9 @@ vreg_s3c_0p6: smps3 { ...@@ -346,7 +347,9 @@ vreg_s3c_0p6: smps3 {
&gcc { &gcc {
protected-clocks = <GCC_QSPI_CORE_CLK>, protected-clocks = <GCC_QSPI_CORE_CLK>,
<GCC_QSPI_CORE_CLK_SRC>, <GCC_QSPI_CORE_CLK_SRC>,
<GCC_QSPI_CNOC_PERIPH_AHB_CLK>; <GCC_QSPI_CNOC_PERIPH_AHB_CLK>,
<GCC_LPASS_Q6_AXI_CLK>,
<GCC_LPASS_SWAY_CLK>;
}; };
&i2c10 { &i2c10 {
...@@ -358,14 +361,36 @@ &qupv3_id_1 { ...@@ -358,14 +361,36 @@ &qupv3_id_1 {
status = "okay"; status = "okay";
}; };
&tlmm { &sdhc_2 {
gpio-reserved-ranges = <0 4>, <81 4>; status = "okay";
pinctrl-names = "default";
pinctrl-0 = <&sdc2_clk &sdc2_cmd &sdc2_data &sd_card_det_n>;
vmmc-supply = <&vreg_l21a_2p95>;
vqmmc-supply = <&vddpx_2>;
cd-gpios = <&tlmm 126 GPIO_ACTIVE_LOW>;
}; };
&uart9 { &uart9 {
status = "okay"; status = "okay";
}; };
&ufs_mem_hc {
status = "okay";
vcc-supply = <&vreg_l20a_2p95>;
vcc-max-microamp = <600000>;
};
&ufs_mem_phy {
status = "okay";
vdda-phy-supply = <&vdda_ufs1_core>;
vdda-pll-supply = <&vdda_ufs1_1p2>;
};
&usb_1 { &usb_1 {
status = "okay"; status = "okay";
}; };
...@@ -427,6 +452,14 @@ &usb_2_qmpphy { ...@@ -427,6 +452,14 @@ &usb_2_qmpphy {
vdda-pll-supply = <&vdda_usb2_ss_core>; vdda-pll-supply = <&vdda_usb2_ss_core>;
}; };
&wifi {
status = "okay";
vdd-0.8-cx-mx-supply = <&vreg_l5a_0p8>;
vdd-1.8-xo-supply = <&vreg_l7a_1p8>;
vdd-1.3-rfa-supply = <&vreg_l17a_1p3>;
vdd-3.3-ch0-supply = <&vreg_l25a_3p3>;
};
/* PINCTRL - additions to nodes defined in sdm845.dtsi */ /* PINCTRL - additions to nodes defined in sdm845.dtsi */
&qup_i2c10_default { &qup_i2c10_default {
...@@ -450,3 +483,48 @@ pinconf-rx { ...@@ -450,3 +483,48 @@ pinconf-rx {
bias-pull-up; bias-pull-up;
}; };
}; };
&tlmm {
gpio-reserved-ranges = <0 4>, <81 4>;
sdc2_clk: sdc2-clk {
pinconf {
pins = "sdc2_clk";
bias-disable;
/*
* It seems that mmc_test reports errors if drive
* strength is not 16 on clk, cmd, and data pins.
*/
drive-strength = <16>;
};
};
sdc2_cmd: sdc2-cmd {
pinconf {
pins = "sdc2_cmd";
bias-pull-up;
drive-strength = <16>;
};
};
sdc2_data: sdc2-data {
pinconf {
pins = "sdc2_data";
bias-pull-up;
drive-strength = <16>;
};
};
sd_card_det_n: sd-card-det-n {
pinmux {
pins = "gpio126";
function = "gpio";
};
pinconf {
pins = "gpio126";
bias-pull-up;
};
};
};
...@@ -7,12 +7,16 @@ ...@@ -7,12 +7,16 @@
#include <dt-bindings/clock/qcom,dispcc-sdm845.h> #include <dt-bindings/clock/qcom,dispcc-sdm845.h>
#include <dt-bindings/clock/qcom,gcc-sdm845.h> #include <dt-bindings/clock/qcom,gcc-sdm845.h>
#include <dt-bindings/clock/qcom,gpucc-sdm845.h>
#include <dt-bindings/clock/qcom,lpass-sdm845.h>
#include <dt-bindings/clock/qcom,rpmh.h> #include <dt-bindings/clock/qcom,rpmh.h>
#include <dt-bindings/clock/qcom,videocc-sdm845.h>
#include <dt-bindings/interrupt-controller/arm-gic.h> #include <dt-bindings/interrupt-controller/arm-gic.h>
#include <dt-bindings/phy/phy-qcom-qusb2.h> #include <dt-bindings/phy/phy-qcom-qusb2.h>
#include <dt-bindings/power/qcom-rpmpd.h>
#include <dt-bindings/reset/qcom,sdm845-aoss.h> #include <dt-bindings/reset/qcom,sdm845-aoss.h>
#include <dt-bindings/reset/qcom,sdm845-pdc.h>
#include <dt-bindings/soc/qcom,rpmh-rsc.h> #include <dt-bindings/soc/qcom,rpmh-rsc.h>
#include <dt-bindings/clock/qcom,gcc-sdm845.h>
/ { / {
interrupt-parent = <&intc>; interrupt-parent = <&intc>;
...@@ -88,6 +92,21 @@ memory@86200000 { ...@@ -88,6 +92,21 @@ memory@86200000 {
reg = <0 0x86200000 0 0x2d00000>; reg = <0 0x86200000 0 0x2d00000>;
no-map; no-map;
}; };
wlan_msa_mem: memory@96700000 {
reg = <0 0x96700000 0 0x100000>;
no-map;
};
mpss_region: memory@8e000000 {
reg = <0 0x8e000000 0 0x7800000>;
no-map;
};
mba_region: memory@96500000 {
reg = <0 0x96500000 0 0x200000>;
no-map;
};
}; };
cpus { cpus {
...@@ -99,6 +118,7 @@ CPU0: cpu@0 { ...@@ -99,6 +118,7 @@ CPU0: cpu@0 {
compatible = "qcom,kryo385"; compatible = "qcom,kryo385";
reg = <0x0 0x0>; reg = <0x0 0x0>;
enable-method = "psci"; enable-method = "psci";
qcom,freq-domain = <&cpufreq_hw 0>;
next-level-cache = <&L2_0>; next-level-cache = <&L2_0>;
L2_0: l2-cache { L2_0: l2-cache {
compatible = "cache"; compatible = "cache";
...@@ -114,6 +134,7 @@ CPU1: cpu@100 { ...@@ -114,6 +134,7 @@ CPU1: cpu@100 {
compatible = "qcom,kryo385"; compatible = "qcom,kryo385";
reg = <0x0 0x100>; reg = <0x0 0x100>;
enable-method = "psci"; enable-method = "psci";
qcom,freq-domain = <&cpufreq_hw 0>;
next-level-cache = <&L2_100>; next-level-cache = <&L2_100>;
L2_100: l2-cache { L2_100: l2-cache {
compatible = "cache"; compatible = "cache";
...@@ -126,6 +147,7 @@ CPU2: cpu@200 { ...@@ -126,6 +147,7 @@ CPU2: cpu@200 {
compatible = "qcom,kryo385"; compatible = "qcom,kryo385";
reg = <0x0 0x200>; reg = <0x0 0x200>;
enable-method = "psci"; enable-method = "psci";
qcom,freq-domain = <&cpufreq_hw 0>;
next-level-cache = <&L2_200>; next-level-cache = <&L2_200>;
L2_200: l2-cache { L2_200: l2-cache {
compatible = "cache"; compatible = "cache";
...@@ -138,6 +160,7 @@ CPU3: cpu@300 { ...@@ -138,6 +160,7 @@ CPU3: cpu@300 {
compatible = "qcom,kryo385"; compatible = "qcom,kryo385";
reg = <0x0 0x300>; reg = <0x0 0x300>;
enable-method = "psci"; enable-method = "psci";
qcom,freq-domain = <&cpufreq_hw 0>;
next-level-cache = <&L2_300>; next-level-cache = <&L2_300>;
L2_300: l2-cache { L2_300: l2-cache {
compatible = "cache"; compatible = "cache";
...@@ -150,6 +173,7 @@ CPU4: cpu@400 { ...@@ -150,6 +173,7 @@ CPU4: cpu@400 {
compatible = "qcom,kryo385"; compatible = "qcom,kryo385";
reg = <0x0 0x400>; reg = <0x0 0x400>;
enable-method = "psci"; enable-method = "psci";
qcom,freq-domain = <&cpufreq_hw 1>;
next-level-cache = <&L2_400>; next-level-cache = <&L2_400>;
L2_400: l2-cache { L2_400: l2-cache {
compatible = "cache"; compatible = "cache";
...@@ -162,6 +186,7 @@ CPU5: cpu@500 { ...@@ -162,6 +186,7 @@ CPU5: cpu@500 {
compatible = "qcom,kryo385"; compatible = "qcom,kryo385";
reg = <0x0 0x500>; reg = <0x0 0x500>;
enable-method = "psci"; enable-method = "psci";
qcom,freq-domain = <&cpufreq_hw 1>;
next-level-cache = <&L2_500>; next-level-cache = <&L2_500>;
L2_500: l2-cache { L2_500: l2-cache {
compatible = "cache"; compatible = "cache";
...@@ -174,6 +199,7 @@ CPU6: cpu@600 { ...@@ -174,6 +199,7 @@ CPU6: cpu@600 {
compatible = "qcom,kryo385"; compatible = "qcom,kryo385";
reg = <0x0 0x600>; reg = <0x0 0x600>;
enable-method = "psci"; enable-method = "psci";
qcom,freq-domain = <&cpufreq_hw 1>;
next-level-cache = <&L2_600>; next-level-cache = <&L2_600>;
L2_600: l2-cache { L2_600: l2-cache {
compatible = "cache"; compatible = "cache";
...@@ -186,6 +212,7 @@ CPU7: cpu@700 { ...@@ -186,6 +212,7 @@ CPU7: cpu@700 {
compatible = "qcom,kryo385"; compatible = "qcom,kryo385";
reg = <0x0 0x700>; reg = <0x0 0x700>;
enable-method = "psci"; enable-method = "psci";
qcom,freq-domain = <&cpufreq_hw 1>;
next-level-cache = <&L2_700>; next-level-cache = <&L2_700>;
L2_700: l2-cache { L2_700: l2-cache {
compatible = "cache"; compatible = "cache";
...@@ -222,6 +249,12 @@ sleep_clk: sleep-clk { ...@@ -222,6 +249,12 @@ sleep_clk: sleep-clk {
}; };
}; };
firmware {
scm {
compatible = "qcom,scm-sdm845", "qcom,scm";
};
};
tcsr_mutex: hwlock { tcsr_mutex: hwlock {
compatible = "qcom,tcsr-mutex"; compatible = "qcom,tcsr-mutex";
syscon = <&tcsr_mutex_regs 0 0x1000>; syscon = <&tcsr_mutex_regs 0 0x1000>;
...@@ -328,14 +361,15 @@ psci { ...@@ -328,14 +361,15 @@ psci {
}; };
soc: soc { soc: soc {
#address-cells = <1>; #address-cells = <2>;
#size-cells = <1>; #size-cells = <2>;
ranges = <0 0 0 0xffffffff>; ranges = <0 0 0 0 0x10 0>;
dma-ranges = <0 0 0 0 0x10 0>;
compatible = "simple-bus"; compatible = "simple-bus";
gcc: clock-controller@100000 { gcc: clock-controller@100000 {
compatible = "qcom,gcc-sdm845"; compatible = "qcom,gcc-sdm845";
reg = <0x100000 0x1f0000>; reg = <0 0x00100000 0 0x1f0000>;
#clock-cells = <1>; #clock-cells = <1>;
#reset-cells = <1>; #reset-cells = <1>;
#power-domain-cells = <1>; #power-domain-cells = <1>;
...@@ -343,7 +377,7 @@ gcc: clock-controller@100000 { ...@@ -343,7 +377,7 @@ gcc: clock-controller@100000 {
qfprom@784000 { qfprom@784000 {
compatible = "qcom,qfprom"; compatible = "qcom,qfprom";
reg = <0x784000 0x8ff>; reg = <0 0x00784000 0 0x8ff>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
...@@ -360,25 +394,25 @@ qusb2s_hstx_trim: hstx-trim-secondary@1eb { ...@@ -360,25 +394,25 @@ qusb2s_hstx_trim: hstx-trim-secondary@1eb {
rng: rng@793000 { rng: rng@793000 {
compatible = "qcom,prng-ee"; compatible = "qcom,prng-ee";
reg = <0x00793000 0x1000>; reg = <0 0x00793000 0 0x1000>;
clocks = <&gcc GCC_PRNG_AHB_CLK>; clocks = <&gcc GCC_PRNG_AHB_CLK>;
clock-names = "core"; clock-names = "core";
}; };
qupv3_id_0: geniqup@8c0000 { qupv3_id_0: geniqup@8c0000 {
compatible = "qcom,geni-se-qup"; compatible = "qcom,geni-se-qup";
reg = <0x8c0000 0x6000>; reg = <0 0x008c0000 0 0x6000>;
clock-names = "m-ahb", "s-ahb"; clock-names = "m-ahb", "s-ahb";
clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>, clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>,
<&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>; <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>;
#address-cells = <1>; #address-cells = <2>;
#size-cells = <1>; #size-cells = <2>;
ranges; ranges;
status = "disabled"; status = "disabled";
i2c0: i2c@880000 { i2c0: i2c@880000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0x880000 0x4000>; reg = <0 0x00880000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -391,7 +425,7 @@ i2c0: i2c@880000 { ...@@ -391,7 +425,7 @@ i2c0: i2c@880000 {
spi0: spi@880000 { spi0: spi@880000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0x880000 0x4000>; reg = <0 0x00880000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -404,7 +438,7 @@ spi0: spi@880000 { ...@@ -404,7 +438,7 @@ spi0: spi@880000 {
uart0: serial@880000 { uart0: serial@880000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0x880000 0x4000>; reg = <0 0x00880000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -415,7 +449,7 @@ uart0: serial@880000 { ...@@ -415,7 +449,7 @@ uart0: serial@880000 {
i2c1: i2c@884000 { i2c1: i2c@884000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0x884000 0x4000>; reg = <0 0x00884000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -428,7 +462,7 @@ i2c1: i2c@884000 { ...@@ -428,7 +462,7 @@ i2c1: i2c@884000 {
spi1: spi@884000 { spi1: spi@884000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0x884000 0x4000>; reg = <0 0x00884000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -441,7 +475,7 @@ spi1: spi@884000 { ...@@ -441,7 +475,7 @@ spi1: spi@884000 {
uart1: serial@884000 { uart1: serial@884000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0x884000 0x4000>; reg = <0 0x00884000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -452,7 +486,7 @@ uart1: serial@884000 { ...@@ -452,7 +486,7 @@ uart1: serial@884000 {
i2c2: i2c@888000 { i2c2: i2c@888000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0x888000 0x4000>; reg = <0 0x00888000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -465,7 +499,7 @@ i2c2: i2c@888000 { ...@@ -465,7 +499,7 @@ i2c2: i2c@888000 {
spi2: spi@888000 { spi2: spi@888000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0x888000 0x4000>; reg = <0 0x00888000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -478,7 +512,7 @@ spi2: spi@888000 { ...@@ -478,7 +512,7 @@ spi2: spi@888000 {
uart2: serial@888000 { uart2: serial@888000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0x888000 0x4000>; reg = <0 0x00888000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -489,7 +523,7 @@ uart2: serial@888000 { ...@@ -489,7 +523,7 @@ uart2: serial@888000 {
i2c3: i2c@88c000 { i2c3: i2c@88c000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0x88c000 0x4000>; reg = <0 0x0088c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -502,7 +536,7 @@ i2c3: i2c@88c000 { ...@@ -502,7 +536,7 @@ i2c3: i2c@88c000 {
spi3: spi@88c000 { spi3: spi@88c000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0x88c000 0x4000>; reg = <0 0x0088c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -515,7 +549,7 @@ spi3: spi@88c000 { ...@@ -515,7 +549,7 @@ spi3: spi@88c000 {
uart3: serial@88c000 { uart3: serial@88c000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0x88c000 0x4000>; reg = <0 0x0088c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -526,7 +560,7 @@ uart3: serial@88c000 { ...@@ -526,7 +560,7 @@ uart3: serial@88c000 {
i2c4: i2c@890000 { i2c4: i2c@890000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0x890000 0x4000>; reg = <0 0x00890000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -539,7 +573,7 @@ i2c4: i2c@890000 { ...@@ -539,7 +573,7 @@ i2c4: i2c@890000 {
spi4: spi@890000 { spi4: spi@890000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0x890000 0x4000>; reg = <0 0x00890000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -552,7 +586,7 @@ spi4: spi@890000 { ...@@ -552,7 +586,7 @@ spi4: spi@890000 {
uart4: serial@890000 { uart4: serial@890000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0x890000 0x4000>; reg = <0 0x00890000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -563,7 +597,7 @@ uart4: serial@890000 { ...@@ -563,7 +597,7 @@ uart4: serial@890000 {
i2c5: i2c@894000 { i2c5: i2c@894000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0x894000 0x4000>; reg = <0 0x00894000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -576,7 +610,7 @@ i2c5: i2c@894000 { ...@@ -576,7 +610,7 @@ i2c5: i2c@894000 {
spi5: spi@894000 { spi5: spi@894000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0x894000 0x4000>; reg = <0 0x00894000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -589,7 +623,7 @@ spi5: spi@894000 { ...@@ -589,7 +623,7 @@ spi5: spi@894000 {
uart5: serial@894000 { uart5: serial@894000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0x894000 0x4000>; reg = <0 0x00894000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -600,7 +634,7 @@ uart5: serial@894000 { ...@@ -600,7 +634,7 @@ uart5: serial@894000 {
i2c6: i2c@898000 { i2c6: i2c@898000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0x898000 0x4000>; reg = <0 0x00898000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -613,7 +647,7 @@ i2c6: i2c@898000 { ...@@ -613,7 +647,7 @@ i2c6: i2c@898000 {
spi6: spi@898000 { spi6: spi@898000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0x898000 0x4000>; reg = <0 0x00898000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -626,7 +660,7 @@ spi6: spi@898000 { ...@@ -626,7 +660,7 @@ spi6: spi@898000 {
uart6: serial@898000 { uart6: serial@898000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0x898000 0x4000>; reg = <0 0x00898000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -637,7 +671,7 @@ uart6: serial@898000 { ...@@ -637,7 +671,7 @@ uart6: serial@898000 {
i2c7: i2c@89c000 { i2c7: i2c@89c000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0x89c000 0x4000>; reg = <0 0x0089c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -650,7 +684,7 @@ i2c7: i2c@89c000 { ...@@ -650,7 +684,7 @@ i2c7: i2c@89c000 {
spi7: spi@89c000 { spi7: spi@89c000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0x89c000 0x4000>; reg = <0 0x0089c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -663,7 +697,7 @@ spi7: spi@89c000 { ...@@ -663,7 +697,7 @@ spi7: spi@89c000 {
uart7: serial@89c000 { uart7: serial@89c000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0x89c000 0x4000>; reg = <0 0x0089c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -675,18 +709,18 @@ uart7: serial@89c000 { ...@@ -675,18 +709,18 @@ uart7: serial@89c000 {
qupv3_id_1: geniqup@ac0000 { qupv3_id_1: geniqup@ac0000 {
compatible = "qcom,geni-se-qup"; compatible = "qcom,geni-se-qup";
reg = <0xac0000 0x6000>; reg = <0 0x00ac0000 0 0x6000>;
clock-names = "m-ahb", "s-ahb"; clock-names = "m-ahb", "s-ahb";
clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>, clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>,
<&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>; <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>;
#address-cells = <1>; #address-cells = <2>;
#size-cells = <1>; #size-cells = <2>;
ranges; ranges;
status = "disabled"; status = "disabled";
i2c8: i2c@a80000 { i2c8: i2c@a80000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0xa80000 0x4000>; reg = <0 0x00a80000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -699,7 +733,7 @@ i2c8: i2c@a80000 { ...@@ -699,7 +733,7 @@ i2c8: i2c@a80000 {
spi8: spi@a80000 { spi8: spi@a80000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0xa80000 0x4000>; reg = <0 0x00a80000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -712,7 +746,7 @@ spi8: spi@a80000 { ...@@ -712,7 +746,7 @@ spi8: spi@a80000 {
uart8: serial@a80000 { uart8: serial@a80000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0xa80000 0x4000>; reg = <0 0x00a80000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -723,7 +757,7 @@ uart8: serial@a80000 { ...@@ -723,7 +757,7 @@ uart8: serial@a80000 {
i2c9: i2c@a84000 { i2c9: i2c@a84000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0xa84000 0x4000>; reg = <0 0x00a84000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -736,7 +770,7 @@ i2c9: i2c@a84000 { ...@@ -736,7 +770,7 @@ i2c9: i2c@a84000 {
spi9: spi@a84000 { spi9: spi@a84000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0xa84000 0x4000>; reg = <0 0x00a84000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -749,7 +783,7 @@ spi9: spi@a84000 { ...@@ -749,7 +783,7 @@ spi9: spi@a84000 {
uart9: serial@a84000 { uart9: serial@a84000 {
compatible = "qcom,geni-debug-uart"; compatible = "qcom,geni-debug-uart";
reg = <0xa84000 0x4000>; reg = <0 0x00a84000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -760,7 +794,7 @@ uart9: serial@a84000 { ...@@ -760,7 +794,7 @@ uart9: serial@a84000 {
i2c10: i2c@a88000 { i2c10: i2c@a88000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0xa88000 0x4000>; reg = <0 0x00a88000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -773,7 +807,7 @@ i2c10: i2c@a88000 { ...@@ -773,7 +807,7 @@ i2c10: i2c@a88000 {
spi10: spi@a88000 { spi10: spi@a88000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0xa88000 0x4000>; reg = <0 0x00a88000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -786,7 +820,7 @@ spi10: spi@a88000 { ...@@ -786,7 +820,7 @@ spi10: spi@a88000 {
uart10: serial@a88000 { uart10: serial@a88000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0xa88000 0x4000>; reg = <0 0x00a88000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -797,7 +831,7 @@ uart10: serial@a88000 { ...@@ -797,7 +831,7 @@ uart10: serial@a88000 {
i2c11: i2c@a8c000 { i2c11: i2c@a8c000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0xa8c000 0x4000>; reg = <0 0x00a8c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -810,7 +844,7 @@ i2c11: i2c@a8c000 { ...@@ -810,7 +844,7 @@ i2c11: i2c@a8c000 {
spi11: spi@a8c000 { spi11: spi@a8c000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0xa8c000 0x4000>; reg = <0 0x00a8c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -823,7 +857,7 @@ spi11: spi@a8c000 { ...@@ -823,7 +857,7 @@ spi11: spi@a8c000 {
uart11: serial@a8c000 { uart11: serial@a8c000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0xa8c000 0x4000>; reg = <0 0x00a8c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -834,7 +868,7 @@ uart11: serial@a8c000 { ...@@ -834,7 +868,7 @@ uart11: serial@a8c000 {
i2c12: i2c@a90000 { i2c12: i2c@a90000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0xa90000 0x4000>; reg = <0 0x00a90000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -847,7 +881,7 @@ i2c12: i2c@a90000 { ...@@ -847,7 +881,7 @@ i2c12: i2c@a90000 {
spi12: spi@a90000 { spi12: spi@a90000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0xa90000 0x4000>; reg = <0 0x00a90000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -860,7 +894,7 @@ spi12: spi@a90000 { ...@@ -860,7 +894,7 @@ spi12: spi@a90000 {
uart12: serial@a90000 { uart12: serial@a90000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0xa90000 0x4000>; reg = <0 0x00a90000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -871,7 +905,7 @@ uart12: serial@a90000 { ...@@ -871,7 +905,7 @@ uart12: serial@a90000 {
i2c13: i2c@a94000 { i2c13: i2c@a94000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0xa94000 0x4000>; reg = <0 0x00a94000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -884,7 +918,7 @@ i2c13: i2c@a94000 { ...@@ -884,7 +918,7 @@ i2c13: i2c@a94000 {
spi13: spi@a94000 { spi13: spi@a94000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0xa94000 0x4000>; reg = <0 0x00a94000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -897,7 +931,7 @@ spi13: spi@a94000 { ...@@ -897,7 +931,7 @@ spi13: spi@a94000 {
uart13: serial@a94000 { uart13: serial@a94000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0xa94000 0x4000>; reg = <0 0x00a94000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -908,7 +942,7 @@ uart13: serial@a94000 { ...@@ -908,7 +942,7 @@ uart13: serial@a94000 {
i2c14: i2c@a98000 { i2c14: i2c@a98000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0xa98000 0x4000>; reg = <0 0x00a98000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -921,7 +955,7 @@ i2c14: i2c@a98000 { ...@@ -921,7 +955,7 @@ i2c14: i2c@a98000 {
spi14: spi@a98000 { spi14: spi@a98000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0xa98000 0x4000>; reg = <0 0x00a98000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -934,7 +968,7 @@ spi14: spi@a98000 { ...@@ -934,7 +968,7 @@ spi14: spi@a98000 {
uart14: serial@a98000 { uart14: serial@a98000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0xa98000 0x4000>; reg = <0 0x00a98000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -945,7 +979,7 @@ uart14: serial@a98000 { ...@@ -945,7 +979,7 @@ uart14: serial@a98000 {
i2c15: i2c@a9c000 { i2c15: i2c@a9c000 {
compatible = "qcom,geni-i2c"; compatible = "qcom,geni-i2c";
reg = <0xa9c000 0x4000>; reg = <0 0x00a9c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -958,7 +992,7 @@ i2c15: i2c@a9c000 { ...@@ -958,7 +992,7 @@ i2c15: i2c@a9c000 {
spi15: spi@a9c000 { spi15: spi@a9c000 {
compatible = "qcom,geni-spi"; compatible = "qcom,geni-spi";
reg = <0xa9c000 0x4000>; reg = <0 0x00a9c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -971,7 +1005,7 @@ spi15: spi@a9c000 { ...@@ -971,7 +1005,7 @@ spi15: spi@a9c000 {
uart15: serial@a9c000 { uart15: serial@a9c000 {
compatible = "qcom,geni-uart"; compatible = "qcom,geni-uart";
reg = <0xa9c000 0x4000>; reg = <0 0x00a9c000 0 0x4000>;
clock-names = "se"; clock-names = "se";
clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>; clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>;
pinctrl-names = "default"; pinctrl-names = "default";
...@@ -981,19 +1015,121 @@ uart15: serial@a9c000 { ...@@ -981,19 +1015,121 @@ uart15: serial@a9c000 {
}; };
}; };
ufs_mem_hc: ufshc@1d84000 {
compatible = "qcom,sdm845-ufshc", "qcom,ufshc",
"jedec,ufs-2.0";
reg = <0 0x01d84000 0 0x2500>;
interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>;
phys = <&ufs_mem_phy_lanes>;
phy-names = "ufsphy";
lanes-per-direction = <2>;
power-domains = <&gcc UFS_PHY_GDSC>;
iommus = <&apps_smmu 0x100 0xf>;
clock-names =
"core_clk",
"bus_aggr_clk",
"iface_clk",
"core_clk_unipro",
"ref_clk",
"tx_lane0_sync_clk",
"rx_lane0_sync_clk",
"rx_lane1_sync_clk";
clocks =
<&gcc GCC_UFS_PHY_AXI_CLK>,
<&gcc GCC_AGGRE_UFS_PHY_AXI_CLK>,
<&gcc GCC_UFS_PHY_AHB_CLK>,
<&gcc GCC_UFS_PHY_UNIPRO_CORE_CLK>,
<&rpmhcc RPMH_CXO_CLK>,
<&gcc GCC_UFS_PHY_TX_SYMBOL_0_CLK>,
<&gcc GCC_UFS_PHY_RX_SYMBOL_0_CLK>,
<&gcc GCC_UFS_PHY_RX_SYMBOL_1_CLK>;
freq-table-hz =
<50000000 200000000>,
<0 0>,
<0 0>,
<37500000 150000000>,
<0 0>,
<0 0>,
<0 0>,
<0 0>;
status = "disabled";
};
ufs_mem_phy: phy@1d87000 {
compatible = "qcom,sdm845-qmp-ufs-phy";
reg = <0 0x01d87000 0 0x18c>;
#address-cells = <2>;
#size-cells = <2>;
ranges;
clock-names = "ref",
"ref_aux";
clocks = <&gcc GCC_UFS_MEM_CLKREF_CLK>,
<&gcc GCC_UFS_PHY_PHY_AUX_CLK>;
status = "disabled";
ufs_mem_phy_lanes: lanes@1d87400 {
reg = <0 0x01d87400 0 0x108>,
<0 0x01d87600 0 0x1e0>,
<0 0x01d87c00 0 0x1dc>,
<0 0x01d87800 0 0x108>,
<0 0x01d87a00 0 0x1e0>;
#phy-cells = <0>;
};
};
tcsr_mutex_regs: syscon@1f40000 { tcsr_mutex_regs: syscon@1f40000 {
compatible = "syscon"; compatible = "syscon";
reg = <0x1f40000 0x40000>; reg = <0 0x01f40000 0 0x40000>;
}; };
tlmm: pinctrl@3400000 { tlmm: pinctrl@3400000 {
compatible = "qcom,sdm845-pinctrl"; compatible = "qcom,sdm845-pinctrl";
reg = <0x03400000 0xc00000>; reg = <0 0x03400000 0 0xc00000>;
interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; gpio-controller;
#gpio-cells = <2>; #gpio-cells = <2>;
interrupt-controller; interrupt-controller;
#interrupt-cells = <2>; #interrupt-cells = <2>;
gpio-ranges = <&tlmm 0 0 150>;
qspi_clk: qspi-clk {
pinmux {
pins = "gpio95";
function = "qspi_clk";
};
};
qspi_cs0: qspi-cs0 {
pinmux {
pins = "gpio90";
function = "qspi_cs";
};
};
qspi_cs1: qspi-cs1 {
pinmux {
pins = "gpio89";
function = "qspi_cs";
};
};
qspi_data01: qspi-data01 {
pinmux-data {
pins = "gpio91", "gpio92";
function = "qspi_data";
};
};
qspi_data12: qspi-data12 {
pinmux-data {
pins = "gpio93", "gpio94";
function = "qspi_data";
};
};
qup_i2c0_default: qup-i2c0-default { qup_i2c0_default: qup-i2c0-default {
pinmux { pinmux {
...@@ -1348,9 +1484,46 @@ pinmux { ...@@ -1348,9 +1484,46 @@ pinmux {
}; };
}; };
gpucc: clock-controller@5090000 {
compatible = "qcom,sdm845-gpucc";
reg = <0 0x05090000 0 0x9000>;
#clock-cells = <1>;
#reset-cells = <1>;
#power-domain-cells = <1>;
clocks = <&rpmhcc RPMH_CXO_CLK>;
clock-names = "xo";
};
sdhc_2: sdhci@8804000 {
compatible = "qcom,sdm845-sdhci", "qcom,sdhci-msm-v5";
reg = <0 0x08804000 0 0x1000>;
interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "hc_irq", "pwr_irq";
clocks = <&gcc GCC_SDCC2_AHB_CLK>,
<&gcc GCC_SDCC2_APPS_CLK>;
clock-names = "iface", "core";
status = "disabled";
};
qspi: spi@88df000 {
compatible = "qcom,sdm845-qspi", "qcom,qspi-v1";
reg = <0 0x088df000 0 0x600>;
#address-cells = <1>;
#size-cells = <0>;
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&gcc GCC_QSPI_CNOC_PERIPH_AHB_CLK>,
<&gcc GCC_QSPI_CORE_CLK>;
clock-names = "iface", "core";
status = "disabled";
};
usb_1_hsphy: phy@88e2000 { usb_1_hsphy: phy@88e2000 {
compatible = "qcom,sdm845-qusb2-phy"; compatible = "qcom,sdm845-qusb2-phy";
reg = <0x88e2000 0x400>; reg = <0 0x088e2000 0 0x400>;
status = "disabled"; status = "disabled";
#phy-cells = <0>; #phy-cells = <0>;
...@@ -1365,7 +1538,7 @@ usb_1_hsphy: phy@88e2000 { ...@@ -1365,7 +1538,7 @@ usb_1_hsphy: phy@88e2000 {
usb_2_hsphy: phy@88e3000 { usb_2_hsphy: phy@88e3000 {
compatible = "qcom,sdm845-qusb2-phy"; compatible = "qcom,sdm845-qusb2-phy";
reg = <0x88e3000 0x400>; reg = <0 0x088e3000 0 0x400>;
status = "disabled"; status = "disabled";
#phy-cells = <0>; #phy-cells = <0>;
...@@ -1380,13 +1553,13 @@ usb_2_hsphy: phy@88e3000 { ...@@ -1380,13 +1553,13 @@ usb_2_hsphy: phy@88e3000 {
usb_1_qmpphy: phy@88e9000 { usb_1_qmpphy: phy@88e9000 {
compatible = "qcom,sdm845-qmp-usb3-phy"; compatible = "qcom,sdm845-qmp-usb3-phy";
reg = <0x88e9000 0x18c>, reg = <0 0x088e9000 0 0x18c>,
<0x88e8000 0x10>; <0 0x088e8000 0 0x10>;
reg-names = "reg-base", "dp_com"; reg-names = "reg-base", "dp_com";
status = "disabled"; status = "disabled";
#clock-cells = <1>; #clock-cells = <1>;
#address-cells = <1>; #address-cells = <2>;
#size-cells = <1>; #size-cells = <2>;
ranges; ranges;
clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>, clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>,
...@@ -1399,11 +1572,13 @@ usb_1_qmpphy: phy@88e9000 { ...@@ -1399,11 +1572,13 @@ usb_1_qmpphy: phy@88e9000 {
<&gcc GCC_USB3_PHY_PRIM_BCR>; <&gcc GCC_USB3_PHY_PRIM_BCR>;
reset-names = "phy", "common"; reset-names = "phy", "common";
usb_1_ssphy: lane@88e9200 { usb_1_ssphy: lanes@88e9200 {
reg = <0x88e9200 0x128>, reg = <0 0x088e9200 0 0x128>,
<0x88e9400 0x200>, <0 0x088e9400 0 0x200>,
<0x88e9c00 0x218>, <0 0x088e9c00 0 0x218>,
<0x88e9a00 0x100>; <0 0x088e9600 0 0x128>,
<0 0x088e9800 0 0x200>,
<0 0x088e9a00 0 0x100>;
#phy-cells = <0>; #phy-cells = <0>;
clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>; clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>;
clock-names = "pipe0"; clock-names = "pipe0";
...@@ -1413,11 +1588,11 @@ usb_1_ssphy: lane@88e9200 { ...@@ -1413,11 +1588,11 @@ usb_1_ssphy: lane@88e9200 {
usb_2_qmpphy: phy@88eb000 { usb_2_qmpphy: phy@88eb000 {
compatible = "qcom,sdm845-qmp-usb3-uni-phy"; compatible = "qcom,sdm845-qmp-usb3-uni-phy";
reg = <0x88eb000 0x18c>; reg = <0 0x088eb000 0 0x18c>;
status = "disabled"; status = "disabled";
#clock-cells = <1>; #clock-cells = <1>;
#address-cells = <1>; #address-cells = <2>;
#size-cells = <1>; #size-cells = <2>;
ranges; ranges;
clocks = <&gcc GCC_USB3_SEC_PHY_AUX_CLK>, clocks = <&gcc GCC_USB3_SEC_PHY_AUX_CLK>,
...@@ -1431,10 +1606,10 @@ usb_2_qmpphy: phy@88eb000 { ...@@ -1431,10 +1606,10 @@ usb_2_qmpphy: phy@88eb000 {
reset-names = "phy", "common"; reset-names = "phy", "common";
usb_2_ssphy: lane@88eb200 { usb_2_ssphy: lane@88eb200 {
reg = <0x88eb200 0x128>, reg = <0 0x088eb200 0 0x128>,
<0x88eb400 0x1fc>, <0 0x088eb400 0 0x1fc>,
<0x88eb800 0x218>, <0 0x088eb800 0 0x218>,
<0x88e9600 0x70>; <0 0x088eb600 0 0x70>;
#phy-cells = <0>; #phy-cells = <0>;
clocks = <&gcc GCC_USB3_SEC_PHY_PIPE_CLK>; clocks = <&gcc GCC_USB3_SEC_PHY_PIPE_CLK>;
clock-names = "pipe0"; clock-names = "pipe0";
...@@ -1444,10 +1619,10 @@ usb_2_ssphy: lane@88eb200 { ...@@ -1444,10 +1619,10 @@ usb_2_ssphy: lane@88eb200 {
usb_1: usb@a6f8800 { usb_1: usb@a6f8800 {
compatible = "qcom,sdm845-dwc3", "qcom,dwc3"; compatible = "qcom,sdm845-dwc3", "qcom,dwc3";
reg = <0xa6f8800 0x400>; reg = <0 0x0a6f8800 0 0x400>;
status = "disabled"; status = "disabled";
#address-cells = <1>; #address-cells = <2>;
#size-cells = <1>; #size-cells = <2>;
ranges; ranges;
clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>, clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>,
...@@ -1475,7 +1650,7 @@ usb_1: usb@a6f8800 { ...@@ -1475,7 +1650,7 @@ usb_1: usb@a6f8800 {
usb_1_dwc3: dwc3@a600000 { usb_1_dwc3: dwc3@a600000 {
compatible = "snps,dwc3"; compatible = "snps,dwc3";
reg = <0xa600000 0xcd00>; reg = <0 0x0a600000 0 0xcd00>;
interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
snps,dis_u2_susphy_quirk; snps,dis_u2_susphy_quirk;
snps,dis_enblslpm_quirk; snps,dis_enblslpm_quirk;
...@@ -1486,10 +1661,10 @@ usb_1_dwc3: dwc3@a600000 { ...@@ -1486,10 +1661,10 @@ usb_1_dwc3: dwc3@a600000 {
usb_2: usb@a8f8800 { usb_2: usb@a8f8800 {
compatible = "qcom,sdm845-dwc3", "qcom,dwc3"; compatible = "qcom,sdm845-dwc3", "qcom,dwc3";
reg = <0xa8f8800 0x400>; reg = <0 0x0a8f8800 0 0x400>;
status = "disabled"; status = "disabled";
#address-cells = <1>; #address-cells = <2>;
#size-cells = <1>; #size-cells = <2>;
ranges; ranges;
clocks = <&gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>, clocks = <&gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>,
...@@ -1517,7 +1692,7 @@ usb_2: usb@a8f8800 { ...@@ -1517,7 +1692,7 @@ usb_2: usb@a8f8800 {
usb_2_dwc3: dwc3@a800000 { usb_2_dwc3: dwc3@a800000 {
compatible = "snps,dwc3"; compatible = "snps,dwc3";
reg = <0xa800000 0xcd00>; reg = <0 0x0a800000 0 0xcd00>;
interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
snps,dis_u2_susphy_quirk; snps,dis_u2_susphy_quirk;
snps,dis_enblslpm_quirk; snps,dis_enblslpm_quirk;
...@@ -1526,43 +1701,260 @@ usb_2_dwc3: dwc3@a800000 { ...@@ -1526,43 +1701,260 @@ usb_2_dwc3: dwc3@a800000 {
}; };
}; };
videocc: clock-controller@ab00000 {
compatible = "qcom,sdm845-videocc";
reg = <0 0x0ab00000 0 0x10000>;
#clock-cells = <1>;
#power-domain-cells = <1>;
#reset-cells = <1>;
};
mdss: mdss@ae00000 {
compatible = "qcom,sdm845-mdss";
reg = <0 0x0ae00000 0 0x1000>;
reg-names = "mdss";
power-domains = <&dispcc MDSS_GDSC>;
clocks = <&gcc GCC_DISP_AHB_CLK>,
<&gcc GCC_DISP_AXI_CLK>,
<&dispcc DISP_CC_MDSS_MDP_CLK>;
clock-names = "iface", "bus", "core";
assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>;
assigned-clock-rates = <300000000>;
interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
interrupt-controller;
#interrupt-cells = <1>;
iommus = <&apps_smmu 0x880 0x8>,
<&apps_smmu 0xc80 0x8>;
status = "disabled";
#address-cells = <2>;
#size-cells = <2>;
ranges;
mdss_mdp: mdp@ae01000 {
compatible = "qcom,sdm845-dpu";
reg = <0 0x0ae01000 0 0x8f000>,
<0 0x0aeb0000 0 0x2008>;
reg-names = "mdp", "vbif";
clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
<&dispcc DISP_CC_MDSS_AXI_CLK>,
<&dispcc DISP_CC_MDSS_MDP_CLK>,
<&dispcc DISP_CC_MDSS_VSYNC_CLK>;
clock-names = "iface", "bus", "core", "vsync";
assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>,
<&dispcc DISP_CC_MDSS_VSYNC_CLK>;
assigned-clock-rates = <300000000>,
<19200000>;
interrupt-parent = <&mdss>;
interrupts = <0 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
ports {
#address-cells = <1>;
#size-cells = <0>;
port@0 {
reg = <0>;
dpu_intf1_out: endpoint {
remote-endpoint = <&dsi0_in>;
};
};
port@1 {
reg = <1>;
dpu_intf2_out: endpoint {
remote-endpoint = <&dsi1_in>;
};
};
};
};
dsi0: dsi@ae94000 {
compatible = "qcom,mdss-dsi-ctrl";
reg = <0 0x0ae94000 0 0x400>;
reg-names = "dsi_ctrl";
interrupt-parent = <&mdss>;
interrupts = <4 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>,
<&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>,
<&dispcc DISP_CC_MDSS_PCLK0_CLK>,
<&dispcc DISP_CC_MDSS_ESC0_CLK>,
<&dispcc DISP_CC_MDSS_AHB_CLK>,
<&dispcc DISP_CC_MDSS_AXI_CLK>;
clock-names = "byte",
"byte_intf",
"pixel",
"core",
"iface",
"bus";
phys = <&dsi0_phy>;
phy-names = "dsi";
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
ports {
#address-cells = <1>;
#size-cells = <0>;
port@0 {
reg = <0>;
dsi0_in: endpoint {
remote-endpoint = <&dpu_intf1_out>;
};
};
port@1 {
reg = <1>;
dsi0_out: endpoint {
};
};
};
};
dsi0_phy: dsi-phy@ae94400 {
compatible = "qcom,dsi-phy-10nm";
reg = <0 0x0ae94400 0 0x200>,
<0 0x0ae94600 0 0x280>,
<0 0x0ae94a00 0 0x1e0>;
reg-names = "dsi_phy",
"dsi_phy_lane",
"dsi_pll";
#clock-cells = <1>;
#phy-cells = <0>;
clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>;
clock-names = "iface";
status = "disabled";
};
dsi1: dsi@ae96000 {
compatible = "qcom,mdss-dsi-ctrl";
reg = <0 0x0ae96000 0 0x400>;
reg-names = "dsi_ctrl";
interrupt-parent = <&mdss>;
interrupts = <5 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK>,
<&dispcc DISP_CC_MDSS_BYTE1_INTF_CLK>,
<&dispcc DISP_CC_MDSS_PCLK1_CLK>,
<&dispcc DISP_CC_MDSS_ESC1_CLK>,
<&dispcc DISP_CC_MDSS_AHB_CLK>,
<&dispcc DISP_CC_MDSS_AXI_CLK>;
clock-names = "byte",
"byte_intf",
"pixel",
"core",
"iface",
"bus";
phys = <&dsi1_phy>;
phy-names = "dsi";
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
ports {
#address-cells = <1>;
#size-cells = <0>;
port@0 {
reg = <0>;
dsi1_in: endpoint {
remote-endpoint = <&dpu_intf2_out>;
};
};
port@1 {
reg = <1>;
dsi1_out: endpoint {
};
};
};
};
dsi1_phy: dsi-phy@ae96400 {
compatible = "qcom,dsi-phy-10nm";
reg = <0 0x0ae96400 0 0x200>,
<0 0x0ae96600 0 0x280>,
<0 0x0ae96a00 0 0x10e>;
reg-names = "dsi_phy",
"dsi_phy_lane",
"dsi_pll";
#clock-cells = <1>;
#phy-cells = <0>;
clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>;
clock-names = "iface";
status = "disabled";
};
};
dispcc: clock-controller@af00000 { dispcc: clock-controller@af00000 {
compatible = "qcom,sdm845-dispcc"; compatible = "qcom,sdm845-dispcc";
reg = <0xaf00000 0x10000>; reg = <0 0x0af00000 0 0x10000>;
#clock-cells = <1>; #clock-cells = <1>;
#reset-cells = <1>; #reset-cells = <1>;
#power-domain-cells = <1>; #power-domain-cells = <1>;
}; };
pdc_reset: reset-controller@b2e0000 {
compatible = "qcom,sdm845-pdc-global";
reg = <0 0x0b2e0000 0 0x20000>;
#reset-cells = <1>;
};
tsens0: thermal-sensor@c263000 { tsens0: thermal-sensor@c263000 {
compatible = "qcom,sdm845-tsens", "qcom,tsens-v2"; compatible = "qcom,sdm845-tsens", "qcom,tsens-v2";
reg = <0xc263000 0x1ff>, /* TM */ reg = <0 0x0c263000 0 0x1ff>, /* TM */
<0xc222000 0x1ff>; /* SROT */ <0 0x0c222000 0 0x1ff>; /* SROT */
#qcom,sensors = <13>; #qcom,sensors = <13>;
#thermal-sensor-cells = <1>; #thermal-sensor-cells = <1>;
}; };
tsens1: thermal-sensor@c265000 { tsens1: thermal-sensor@c265000 {
compatible = "qcom,sdm845-tsens", "qcom,tsens-v2"; compatible = "qcom,sdm845-tsens", "qcom,tsens-v2";
reg = <0xc265000 0x1ff>, /* TM */ reg = <0 0x0c265000 0 0x1ff>, /* TM */
<0xc223000 0x1ff>; /* SROT */ <0 0x0c223000 0 0x1ff>; /* SROT */
#qcom,sensors = <8>; #qcom,sensors = <8>;
#thermal-sensor-cells = <1>; #thermal-sensor-cells = <1>;
}; };
aoss_reset: reset-controller@c2a0000 { aoss_reset: reset-controller@c2a0000 {
compatible = "qcom,sdm845-aoss-cc"; compatible = "qcom,sdm845-aoss-cc";
reg = <0xc2a0000 0x31000>; reg = <0 0x0c2a0000 0 0x31000>;
#reset-cells = <1>; #reset-cells = <1>;
}; };
spmi_bus: spmi@c440000 { spmi_bus: spmi@c440000 {
compatible = "qcom,spmi-pmic-arb"; compatible = "qcom,spmi-pmic-arb";
reg = <0xc440000 0x1100>, reg = <0 0x0c440000 0 0x1100>,
<0xc600000 0x2000000>, <0 0x0c600000 0 0x2000000>,
<0xe600000 0x100000>, <0 0x0e600000 0 0x100000>,
<0xe700000 0xa0000>, <0 0x0e700000 0 0xa0000>,
<0xc40a000 0x26000>; <0 0x0c40a000 0 0x26000>;
reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
interrupt-names = "periph_irq"; interrupt-names = "periph_irq";
interrupts = <GIC_SPI 481 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 481 IRQ_TYPE_LEVEL_HIGH>;
...@@ -1575,18 +1967,98 @@ spmi_bus: spmi@c440000 { ...@@ -1575,18 +1967,98 @@ spmi_bus: spmi@c440000 {
cell-index = <0>; cell-index = <0>;
}; };
apps_smmu: iommu@15000000 {
compatible = "qcom,sdm845-smmu-500", "arm,mmu-500";
reg = <0 0x15000000 0 0x80000>;
#iommu-cells = <2>;
#global-interrupts = <1>;
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>;
};
lpasscc: clock-controller@17014000 {
compatible = "qcom,sdm845-lpasscc";
reg = <0 0x17014000 0 0x1f004>, <0 0x17300000 0 0x200>;
reg-names = "cc", "qdsp6ss";
#clock-cells = <1>;
status = "disabled";
};
apss_shared: mailbox@17990000 { apss_shared: mailbox@17990000 {
compatible = "qcom,sdm845-apss-shared"; compatible = "qcom,sdm845-apss-shared";
reg = <0x17990000 0x1000>; reg = <0 0x17990000 0 0x1000>;
#mbox-cells = <1>; #mbox-cells = <1>;
}; };
apps_rsc: rsc@179c0000 { apps_rsc: rsc@179c0000 {
label = "apps_rsc"; label = "apps_rsc";
compatible = "qcom,rpmh-rsc"; compatible = "qcom,rpmh-rsc";
reg = <0x179c0000 0x10000>, reg = <0 0x179c0000 0 0x10000>,
<0x179d0000 0x10000>, <0 0x179d0000 0 0x10000>,
<0x179e0000 0x10000>; <0 0x179e0000 0 0x10000>;
reg-names = "drv-0", "drv-1", "drv-2"; reg-names = "drv-0", "drv-1", "drv-2";
interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
...@@ -1602,85 +2074,172 @@ rpmhcc: clock-controller { ...@@ -1602,85 +2074,172 @@ rpmhcc: clock-controller {
compatible = "qcom,sdm845-rpmh-clk"; compatible = "qcom,sdm845-rpmh-clk";
#clock-cells = <1>; #clock-cells = <1>;
}; };
rpmhpd: power-controller {
compatible = "qcom,sdm845-rpmhpd";
#power-domain-cells = <1>;
operating-points-v2 = <&rpmhpd_opp_table>;
rpmhpd_opp_table: opp-table {
compatible = "operating-points-v2";
rpmhpd_opp_ret: opp1 {
opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
};
rpmhpd_opp_min_svs: opp2 {
opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
};
rpmhpd_opp_low_svs: opp3 {
opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
};
rpmhpd_opp_svs: opp4 {
opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
};
rpmhpd_opp_svs_l1: opp5 {
opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
};
rpmhpd_opp_nom: opp6 {
opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
};
rpmhpd_opp_nom_l1: opp7 {
opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
};
rpmhpd_opp_nom_l2: opp8 {
opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>;
};
rpmhpd_opp_turbo: opp9 {
opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
};
rpmhpd_opp_turbo_l1: opp10 {
opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
};
};
};
rsc_hlos: interconnect {
compatible = "qcom,sdm845-rsc-hlos";
#interconnect-cells = <1>;
};
}; };
intc: interrupt-controller@17a00000 { intc: interrupt-controller@17a00000 {
compatible = "arm,gic-v3"; compatible = "arm,gic-v3";
#address-cells = <1>; #address-cells = <2>;
#size-cells = <1>; #size-cells = <2>;
ranges; ranges;
#interrupt-cells = <3>; #interrupt-cells = <3>;
interrupt-controller; interrupt-controller;
reg = <0x17a00000 0x10000>, /* GICD */ reg = <0 0x17a00000 0 0x10000>, /* GICD */
<0x17a60000 0x100000>; /* GICR * 8 */ <0 0x17a60000 0 0x100000>; /* GICR * 8 */
interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
gic-its@17a40000 { gic-its@17a40000 {
compatible = "arm,gic-v3-its"; compatible = "arm,gic-v3-its";
msi-controller; msi-controller;
#msi-cells = <1>; #msi-cells = <1>;
reg = <0x17a40000 0x20000>; reg = <0 0x17a40000 0 0x20000>;
status = "disabled"; status = "disabled";
}; };
}; };
timer@17c90000 { timer@17c90000 {
#address-cells = <1>; #address-cells = <2>;
#size-cells = <1>; #size-cells = <2>;
ranges; ranges;
compatible = "arm,armv7-timer-mem"; compatible = "arm,armv7-timer-mem";
reg = <0x17c90000 0x1000>; reg = <0 0x17c90000 0 0x1000>;
frame@17ca0000 { frame@17ca0000 {
frame-number = <0>; frame-number = <0>;
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
reg = <0x17ca0000 0x1000>, reg = <0 0x17ca0000 0 0x1000>,
<0x17cb0000 0x1000>; <0 0x17cb0000 0 0x1000>;
}; };
frame@17cc0000 { frame@17cc0000 {
frame-number = <1>; frame-number = <1>;
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
reg = <0x17cc0000 0x1000>; reg = <0 0x17cc0000 0 0x1000>;
status = "disabled"; status = "disabled";
}; };
frame@17cd0000 { frame@17cd0000 {
frame-number = <2>; frame-number = <2>;
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
reg = <0x17cd0000 0x1000>; reg = <0 0x17cd0000 0 0x1000>;
status = "disabled"; status = "disabled";
}; };
frame@17ce0000 { frame@17ce0000 {
frame-number = <3>; frame-number = <3>;
interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
reg = <0x17ce0000 0x1000>; reg = <0 0x17ce0000 0 0x1000>;
status = "disabled"; status = "disabled";
}; };
frame@17cf0000 { frame@17cf0000 {
frame-number = <4>; frame-number = <4>;
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
reg = <0x17cf0000 0x1000>; reg = <0 0x17cf0000 0 0x1000>;
status = "disabled"; status = "disabled";
}; };
frame@17d00000 { frame@17d00000 {
frame-number = <5>; frame-number = <5>;
interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
reg = <0x17d00000 0x1000>; reg = <0 0x17d00000 0 0x1000>;
status = "disabled"; status = "disabled";
}; };
frame@17d10000 { frame@17d10000 {
frame-number = <6>; frame-number = <6>;
interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
reg = <0x17d10000 0x1000>; reg = <0 0x17d10000 0 0x1000>;
status = "disabled"; status = "disabled";
}; };
}; };
cpufreq_hw: cpufreq@17d43000 {
compatible = "qcom,cpufreq-hw";
reg = <0 0x17d43000 0 0x1400>, <0 0x17d45800 0 0x1400>;
reg-names = "freq-domain0", "freq-domain1";
clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>;
clock-names = "xo", "alternate";
#freq-domain-cells = <1>;
};
wifi: wifi@18800000 {
compatible = "qcom,wcn3990-wifi";
status = "disabled";
reg = <0 0x18800000 0 0x800000>;
reg-names = "membase";
memory-region = <&wlan_msa_mem>;
interrupts =
<GIC_SPI 414 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 415 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>;
};
}; };
thermal-zones { thermal-zones {
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment