Commit 32dd40fb authored by Matt Roper's avatar Matt Roper Committed by Rodrigo Vivi

drm/xe/dg2: Wa_18028616096 now applies to all DG2

The workaround database was just updated to extend this workaround to
DG2-G11 (whereas previously it applied only to G10 and G12).
Reviewed-by: default avatarGustavo Sousa <gustavo.sousa@intel.com>
Link: https://lore.kernel.org/r/20231115183029.2649992-2-matthew.d.roper@intel.comSigned-off-by: default avatarMatt Roper <matthew.d.roper@intel.com>
Signed-off-by: default avatarRodrigo Vivi <rodrigo.vivi@intel.com>
parent aaa115ff
...@@ -403,12 +403,7 @@ static const struct xe_rtp_entry_sr engine_was[] = { ...@@ -403,12 +403,7 @@ static const struct xe_rtp_entry_sr engine_was[] = {
PERF_FIX_BALANCING_CFE_DISABLE)) PERF_FIX_BALANCING_CFE_DISABLE))
}, },
{ XE_RTP_NAME("18028616096"), { XE_RTP_NAME("18028616096"),
XE_RTP_RULES(SUBPLATFORM(DG2, G10), XE_RTP_RULES(PLATFORM(DG2),
FUNC(xe_rtp_match_first_render_or_compute)),
XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0_UDW, UGM_FRAGMENT_THRESHOLD_TO_3))
},
{ XE_RTP_NAME("18028616096"),
XE_RTP_RULES(SUBPLATFORM(DG2, G12),
FUNC(xe_rtp_match_first_render_or_compute)), FUNC(xe_rtp_match_first_render_or_compute)),
XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0_UDW, UGM_FRAGMENT_THRESHOLD_TO_3)) XE_RTP_ACTIONS(SET(LSC_CHICKEN_BIT_0_UDW, UGM_FRAGMENT_THRESHOLD_TO_3))
}, },
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment