Commit 413c8ecd authored by Manivannan Sadhasivam's avatar Manivannan Sadhasivam Committed by Bjorn Andersson

arm64: dts: qcom: sm8450: Fix the base addresses of LLCC banks

The LLCC block has several banks each with a different base address
and holes in between. So it is not a correct approach to cover these
banks with a single offset/size. Instead, the individual bank's base
address needs to be specified in devicetree with the exact size.
Reported-by: default avatarParikshit Pareek <quic_ppareek@quicinc.com>
Signed-off-by: default avatarManivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
Signed-off-by: default avatarBjorn Andersson <andersson@kernel.org>
Link: https://lore.kernel.org/r/20230314080443.64635-11-manivannan.sadhasivam@linaro.org
parent 7ae317cb
...@@ -3995,8 +3995,11 @@ gem_noc: interconnect@19100000 { ...@@ -3995,8 +3995,11 @@ gem_noc: interconnect@19100000 {
system-cache-controller@19200000 { system-cache-controller@19200000 {
compatible = "qcom,sm8450-llcc"; compatible = "qcom,sm8450-llcc";
reg = <0 0x19200000 0 0x580000>, <0 0x19a00000 0 0x80000>; reg = <0 0x19200000 0 0x80000>, <0 0x19600000 0 0x80000>,
reg-names = "llcc_base", "llcc_broadcast_base"; <0 0x19300000 0 0x80000>, <0 0x19700000 0 0x80000>,
<0 0x19a00000 0 0x80000>;
reg-names = "llcc0_base", "llcc1_base", "llcc2_base",
"llcc3_base", "llcc_broadcast_base";
interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
}; };
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment