Commit 43ed50ee authored by Sean Wang's avatar Sean Wang Committed by Stephen Boyd

clk: mediatek: export cpu multiplexer clock for MT2701/MT7623 SoCs

The patch enables CPU multiplexer clock on MT2701/MT7623 SoC which fixes
up cpufreq driver fails at acquiring intermediate clock source when driver
probe is called.
Signed-off-by: default avatarPi-Cheng Chen <pi-cheng.chen@linaro.org>
Signed-off-by: default avatarSean Wang <sean.wang@mediatek.com>
Signed-off-by: default avatarStephen Boyd <sboyd@codeaurora.org>
parent 1e17de90
...@@ -20,6 +20,7 @@ ...@@ -20,6 +20,7 @@
#include "clk-mtk.h" #include "clk-mtk.h"
#include "clk-gate.h" #include "clk-gate.h"
#include "clk-cpumux.h"
#include <dt-bindings/clock/mt2701-clk.h> #include <dt-bindings/clock/mt2701-clk.h>
...@@ -493,6 +494,10 @@ static const char * const cpu_parents[] = { ...@@ -493,6 +494,10 @@ static const char * const cpu_parents[] = {
"mmpll" "mmpll"
}; };
static const struct mtk_composite cpu_muxes[] __initconst = {
MUX(CLK_INFRA_CPUSEL, "infra_cpu_sel", cpu_parents, 0x0000, 2, 2),
};
static const struct mtk_composite top_muxes[] = { static const struct mtk_composite top_muxes[] = {
MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
0x0040, 0, 3, 7, CLK_IS_CRITICAL), 0x0040, 0, 3, 7, CLK_IS_CRITICAL),
...@@ -759,6 +764,9 @@ static void mtk_infrasys_init_early(struct device_node *node) ...@@ -759,6 +764,9 @@ static void mtk_infrasys_init_early(struct device_node *node)
mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs), mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
infra_clk_data); infra_clk_data);
mtk_clk_register_cpumuxes(node, cpu_muxes, ARRAY_SIZE(cpu_muxes),
infra_clk_data);
r = of_clk_add_provider(node, of_clk_src_onecell_get, infra_clk_data); r = of_clk_add_provider(node, of_clk_src_onecell_get, infra_clk_data);
if (r) if (r)
pr_err("%s(): could not register clock provider: %d\n", pr_err("%s(): could not register clock provider: %d\n",
......
...@@ -221,7 +221,8 @@ ...@@ -221,7 +221,8 @@
#define CLK_INFRA_PMICWRAP 17 #define CLK_INFRA_PMICWRAP 17
#define CLK_INFRA_DDCCI 18 #define CLK_INFRA_DDCCI 18
#define CLK_INFRA_CLK_13M 19 #define CLK_INFRA_CLK_13M 19
#define CLK_INFRA_NR 20 #define CLK_INFRA_CPUSEL 20
#define CLK_INFRA_NR 21
/* PERICFG */ /* PERICFG */
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment