Commit 4bad3598 authored by Tony Lindgren's avatar Tony Lindgren

ARM: dts: dra7: Use clksel binding for CM_CLKSEL_DPLL_CORE

With the clkcsel binding we can drop the custom ti,bit-shift devicetree
property in favor of the standard reg property and reduce the number of
clocks to update for the make W-1 dtbs warnings.

Let's also add a comment for the clocksel clock that matches the
documentation.
Signed-off-by: default avatarTony Lindgren <tony@atomide.com>
parent b0c98166
...@@ -285,13 +285,21 @@ dpll_abe_m3x2_ck: clock-dpll-abe-m3x2-8@1f4 { ...@@ -285,13 +285,21 @@ dpll_abe_m3x2_ck: clock-dpll-abe-m3x2-8@1f4 {
ti,invert-autoidle-bit; ti,invert-autoidle-bit;
}; };
dpll_core_byp_mux: clock-dpll-core-byp-mux-23@12c { /* CM_CLKSEL_DPLL_CORE */
#clock-cells = <0>; clock@12c {
compatible = "ti,mux-clock"; compatible = "ti,clksel";
clock-output-names = "dpll_core_byp_mux"; reg = <0x12c>;
clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; #clock-cells = <2>;
ti,bit-shift = <23>; #address-cells = <1>;
reg = <0x012c>; #size-cells = <0>;
dpll_core_byp_mux: clock@23 {
reg = <23>;
compatible = "ti,mux-clock";
clock-output-names = "dpll_core_byp_mux";
clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
#clock-cells = <0>;
};
}; };
dpll_core_ck: clock@120 { dpll_core_ck: clock@120 {
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment