Commit 4ecf6b0f authored by Bjorn Helgaas's avatar Bjorn Helgaas

PCI: xgene: Pass struct xgene_pcie_port to setup functions

Pass the struct xgene_pcie_port pointer, not addresses, to setup functions.
This enables future simplifications.  No functional change intended.
Signed-off-by: default avatarBjorn Helgaas <bhelgaas@google.com>
parent c6fe9eba
...@@ -179,9 +179,10 @@ static struct pci_ops xgene_pcie_ops = { ...@@ -179,9 +179,10 @@ static struct pci_ops xgene_pcie_ops = {
.write = pci_generic_config_write32, .write = pci_generic_config_write32,
}; };
static u64 xgene_pcie_set_ib_mask(void __iomem *csr_base, u32 addr, static u64 xgene_pcie_set_ib_mask(struct xgene_pcie_port *port, u32 addr,
u32 flags, u64 size) u32 flags, u64 size)
{ {
void __iomem *csr_base = port->csr_base;
u64 mask = (~(size - 1) & PCI_BASE_ADDRESS_MEM_MASK) | flags; u64 mask = (~(size - 1) & PCI_BASE_ADDRESS_MEM_MASK) | flags;
u32 val32 = 0; u32 val32 = 0;
u32 val; u32 val;
...@@ -294,8 +295,11 @@ static void xgene_pcie_setup_ob_reg(struct xgene_pcie_port *port, ...@@ -294,8 +295,11 @@ static void xgene_pcie_setup_ob_reg(struct xgene_pcie_port *port,
writel(upper_32_bits(pci_addr), base + 0x14); writel(upper_32_bits(pci_addr), base + 0x14);
} }
static void xgene_pcie_setup_cfg_reg(void __iomem *csr_base, u64 addr) static void xgene_pcie_setup_cfg_reg(struct xgene_pcie_port *port)
{ {
void __iomem *csr_base = port->csr_base;
u64 addr = port->cfg_addr;
writel(lower_32_bits(addr), csr_base + CFGBARL); writel(lower_32_bits(addr), csr_base + CFGBARL);
writel(upper_32_bits(addr), csr_base + CFGBARH); writel(upper_32_bits(addr), csr_base + CFGBARH);
writel(EN_REG, csr_base + CFGCTL); writel(EN_REG, csr_base + CFGCTL);
...@@ -342,17 +346,19 @@ static int xgene_pcie_map_ranges(struct xgene_pcie_port *port, ...@@ -342,17 +346,19 @@ static int xgene_pcie_map_ranges(struct xgene_pcie_port *port,
return -EINVAL; return -EINVAL;
} }
} }
xgene_pcie_setup_cfg_reg(port->csr_base, port->cfg_addr); xgene_pcie_setup_cfg_reg(port);
return 0; return 0;
} }
static void xgene_pcie_setup_pims(void *addr, u64 pim, u64 size) static void xgene_pcie_setup_pims(struct xgene_pcie_port *port, u32 pim_reg,
u64 pim, u64 size)
{ {
writel(lower_32_bits(pim), addr); void __iomem *addr = port->csr_base;
writel(upper_32_bits(pim) | EN_COHERENCY, addr + 0x04);
writel(lower_32_bits(size), addr + 0x10); writel(lower_32_bits(pim), addr + pim_reg);
writel(upper_32_bits(size), addr + 0x14); writel(upper_32_bits(pim) | EN_COHERENCY, addr + pim_reg + 0x04);
writel(lower_32_bits(size), addr + pim_reg + 0x10);
writel(upper_32_bits(size), addr + pim_reg + 0x14);
} }
/* /*
...@@ -386,7 +392,7 @@ static void xgene_pcie_setup_ib_reg(struct xgene_pcie_port *port, ...@@ -386,7 +392,7 @@ static void xgene_pcie_setup_ib_reg(struct xgene_pcie_port *port,
void __iomem *cfg_base = port->cfg_base; void __iomem *cfg_base = port->cfg_base;
struct device *dev = port->dev; struct device *dev = port->dev;
void *bar_addr; void *bar_addr;
void *pim_addr; u32 pim_reg;
u64 cpu_addr = range->cpu_addr; u64 cpu_addr = range->cpu_addr;
u64 pci_addr = range->pci_addr; u64 pci_addr = range->pci_addr;
u64 size = range->size; u64 size = range->size;
...@@ -407,17 +413,17 @@ static void xgene_pcie_setup_ib_reg(struct xgene_pcie_port *port, ...@@ -407,17 +413,17 @@ static void xgene_pcie_setup_ib_reg(struct xgene_pcie_port *port,
bar_low = pcie_bar_low_val((u32)cpu_addr, flags); bar_low = pcie_bar_low_val((u32)cpu_addr, flags);
switch (region) { switch (region) {
case 0: case 0:
xgene_pcie_set_ib_mask(csr_base, BRIDGE_CFG_4, flags, size); xgene_pcie_set_ib_mask(port, BRIDGE_CFG_4, flags, size);
bar_addr = cfg_base + PCI_BASE_ADDRESS_0; bar_addr = cfg_base + PCI_BASE_ADDRESS_0;
writel(bar_low, bar_addr); writel(bar_low, bar_addr);
writel(upper_32_bits(cpu_addr), bar_addr + 0x4); writel(upper_32_bits(cpu_addr), bar_addr + 0x4);
pim_addr = csr_base + PIM1_1L; pim_reg = PIM1_1L;
break; break;
case 1: case 1:
bar_addr = csr_base + IBAR2; bar_addr = csr_base + IBAR2;
writel(bar_low, bar_addr); writel(bar_low, bar_addr);
writel(lower_32_bits(mask), csr_base + IR2MSK); writel(lower_32_bits(mask), csr_base + IR2MSK);
pim_addr = csr_base + PIM2_1L; pim_reg = PIM2_1L;
break; break;
case 2: case 2:
bar_addr = csr_base + IBAR3L; bar_addr = csr_base + IBAR3L;
...@@ -425,11 +431,11 @@ static void xgene_pcie_setup_ib_reg(struct xgene_pcie_port *port, ...@@ -425,11 +431,11 @@ static void xgene_pcie_setup_ib_reg(struct xgene_pcie_port *port,
writel(upper_32_bits(cpu_addr), bar_addr + 0x4); writel(upper_32_bits(cpu_addr), bar_addr + 0x4);
writel(lower_32_bits(mask), csr_base + IR3MSKL); writel(lower_32_bits(mask), csr_base + IR3MSKL);
writel(upper_32_bits(mask), csr_base + IR3MSKL + 0x4); writel(upper_32_bits(mask), csr_base + IR3MSKL + 0x4);
pim_addr = csr_base + PIM3_1L; pim_reg = PIM3_1L;
break; break;
} }
xgene_pcie_setup_pims(pim_addr, pci_addr, ~(size - 1)); xgene_pcie_setup_pims(port, pim_reg, pci_addr, ~(size - 1));
} }
static int pci_dma_range_parser_init(struct of_pci_range_parser *parser, static int pci_dma_range_parser_init(struct of_pci_range_parser *parser,
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment