Commit 5157c204 authored by Ian Rogers's avatar Ian Rogers Committed by Arnaldo Carvalho de Melo

perf vendor events intel: Update icelakex to 1.24

Update events from 1.23 to 1.24 as released in:

  https://github.com/intel/perfmon/commit/d883888ae60882028e387b6fe1ebf683beb693fa

Fixes spelling and descriptions. Adds the uncore events
UNC_CHA_TOR_INSERTS.IO_PCIRDCUR_LOCAL and
UNC_CHA_TOR_INSERTS.IO_PCIRDCUR_REMOTE, while removing
UNC_IIO_NUM_REQ_FROM_CPU.IRP.
Reviewed-by: default avatarKan Liang <kan.liang@linux.intel.com>
Signed-off-by: default avatarIan Rogers <irogers@google.com>
Cc: Adrian Hunter <adrian.hunter@intel.com>
Cc: Alexander Shishkin <alexander.shishkin@linux.intel.com>
Cc: Caleb Biggers <caleb.biggers@intel.com>
Cc: Edward Baker <edward.baker@intel.com>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Jiri Olsa <jolsa@kernel.org>
Cc: Mark Rutland <mark.rutland@arm.com>
Cc: Namhyung Kim <namhyung@kernel.org>
Cc: Perry Taylor <perry.taylor@intel.com>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Samantha Alt <samantha.alt@intel.com>
Cc: Weilin Wang <weilin.wang@intel.com>
Link: https://lore.kernel.org/r/20240321060016.1464787-5-irogers@google.comSigned-off-by: default avatarArnaldo Carvalho de Melo <acme@redhat.com>
parent a02dc01c
...@@ -282,7 +282,7 @@ ...@@ -282,7 +282,7 @@
"CounterMask": "5", "CounterMask": "5",
"EventCode": "0x79", "EventCode": "0x79",
"EventName": "IDQ.DSB_CYCLES_OK", "EventName": "IDQ.DSB_CYCLES_OK",
"PublicDescription": "Counts the number of cycles where optimal number of uops was delivered to the Instruction Decode Queue (IDQ) from the MITE (legacy decode pipeline) path. During these cycles uops are not being delivered from the Decode Stream Buffer (DSB).", "PublicDescription": "Counts the number of cycles where optimal number of uops was delivered to the Instruction Decode Queue (IDQ) from the DSB (Decode Stream Buffer) path. Count includes uops that may 'bypass' the IDQ.",
"SampleAfterValue": "2000003", "SampleAfterValue": "2000003",
"UMask": "0x8" "UMask": "0x8"
}, },
......
...@@ -319,6 +319,7 @@ ...@@ -319,6 +319,7 @@
"BriefDescription": "Number of times an RTM execution aborted.", "BriefDescription": "Number of times an RTM execution aborted.",
"EventCode": "0xc9", "EventCode": "0xc9",
"EventName": "RTM_RETIRED.ABORTED", "EventName": "RTM_RETIRED.ABORTED",
"PEBS": "1",
"PublicDescription": "Counts the number of times RTM abort was triggered.", "PublicDescription": "Counts the number of times RTM abort was triggered.",
"SampleAfterValue": "100003", "SampleAfterValue": "100003",
"UMask": "0x4" "UMask": "0x4"
......
...@@ -1580,7 +1580,7 @@ ...@@ -1580,7 +1580,7 @@
"Unit": "CHA" "Unit": "CHA"
}, },
{ {
"BriefDescription": "This event is deprecated. Refer to new event UNC_CHA_LLC_LOOKUP.CODE_READ", "BriefDescription": "This event is deprecated.",
"Deprecated": "1", "Deprecated": "1",
"EventCode": "0x34", "EventCode": "0x34",
"EventName": "UNC_CHA_LLC_LOOKUP.CODE", "EventName": "UNC_CHA_LLC_LOOKUP.CODE",
...@@ -1677,7 +1677,7 @@ ...@@ -1677,7 +1677,7 @@
"Unit": "CHA" "Unit": "CHA"
}, },
{ {
"BriefDescription": "This event is deprecated. Refer to new event UNC_CHA_LLC_LOOKUP.DATA_READ", "BriefDescription": "This event is deprecated.",
"Deprecated": "1", "Deprecated": "1",
"EventCode": "0x34", "EventCode": "0x34",
"EventName": "UNC_CHA_LLC_LOOKUP.DATA_READ_ALL", "EventName": "UNC_CHA_LLC_LOOKUP.DATA_READ_ALL",
...@@ -6782,6 +6782,24 @@ ...@@ -6782,6 +6782,24 @@
"UMask": "0xc8f3ff04", "UMask": "0xc8f3ff04",
"Unit": "CHA" "Unit": "CHA"
}, },
{
"BriefDescription": "PCIRDCUR (read) transactions from an IO device that addresses memory on the local socket",
"EventCode": "0x35",
"EventName": "UNC_CHA_TOR_INSERTS.IO_PCIRDCUR_LOCAL",
"PerPkg": "1",
"PublicDescription": "TOR Inserts : PCIRdCurs issued by IO Devices and targets local memory : Counts the number of entries successfully inserted into the TOR that match qualifications specified by the subevent. Does not include addressless requests such as locks and interrupts.",
"UMask": "0xc8f2ff04",
"Unit": "CHA"
},
{
"BriefDescription": "PCIRDCUR (read) transactions from an IO device that addresses memory on a remote socket",
"EventCode": "0x35",
"EventName": "UNC_CHA_TOR_INSERTS.IO_PCIRDCUR_REMOTE",
"PerPkg": "1",
"PublicDescription": "TOR Inserts : PCIRdCurs issued by IO Devices and targets remote memory : Counts the number of entries successfully inserted into the TOR that match qualifications specified by the subevent. Does not include addressless requests such as locks and interrupts.",
"UMask": "0xc8f37f04",
"Unit": "CHA"
},
{ {
"BriefDescription": "TOR Inserts : RFOs issued by IO Devices", "BriefDescription": "TOR Inserts : RFOs issued by IO Devices",
"EventCode": "0x35", "EventCode": "0x35",
......
...@@ -2476,17 +2476,6 @@ ...@@ -2476,17 +2476,6 @@
"UMask": "0x10", "UMask": "0x10",
"Unit": "IIO" "Unit": "IIO"
}, },
{
"BriefDescription": "Number requests sent to PCIe from main die : From IRP",
"EventCode": "0xC2",
"EventName": "UNC_IIO_NUM_REQ_FROM_CPU.IRP",
"FCMask": "0x07",
"PerPkg": "1",
"PortMask": "0xFF",
"PublicDescription": "Number requests sent to PCIe from main die : From IRP : Captures Posted/Non-posted allocations from IRP. i.e. either non-confined P2P traffic or from the CPU",
"UMask": "0x1",
"Unit": "IIO"
},
{ {
"BriefDescription": "Number requests sent to PCIe from main die : From ITC", "BriefDescription": "Number requests sent to PCIe from main die : From ITC",
"EventCode": "0xC2", "EventCode": "0xC2",
......
...@@ -15,7 +15,7 @@ GenuineIntel-6-A[DE],v1.01,graniterapids,core ...@@ -15,7 +15,7 @@ GenuineIntel-6-A[DE],v1.01,graniterapids,core
GenuineIntel-6-(3C|45|46),v35,haswell,core GenuineIntel-6-(3C|45|46),v35,haswell,core
GenuineIntel-6-3F,v28,haswellx,core GenuineIntel-6-3F,v28,haswellx,core
GenuineIntel-6-7[DE],v1.21,icelake,core GenuineIntel-6-7[DE],v1.21,icelake,core
GenuineIntel-6-6[AC],v1.23,icelakex,core GenuineIntel-6-6[AC],v1.24,icelakex,core
GenuineIntel-6-3A,v24,ivybridge,core GenuineIntel-6-3A,v24,ivybridge,core
GenuineIntel-6-3E,v24,ivytown,core GenuineIntel-6-3E,v24,ivytown,core
GenuineIntel-6-2D,v24,jaketown,core GenuineIntel-6-2D,v24,jaketown,core
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment