Commit 66857b3a authored by Jimi Xenidis's avatar Jimi Xenidis Committed by Benjamin Herrenschmidt

powerpc: Fix xmon for systems without MSR[RI]

Based on patch by David Gibson <dwg@au1.ibm.com>

xmon has a longstanding bug on systems which are SMP-capable but lack
the MSR[RI] bit.  In these cases, xmon invoked by IPI on secondary
CPUs will not properly keep quiet, but will print stuff, thereby
garbling the primary xmon's output.  This patch fixes it, by ignoring
the RI bit if the processor does not support it.

There's already a version of this for 4xx upstream, which we'll need
to extend to other RI-lacking CPUs at some point.  For now this adds
Book3e processors to the mix.
Signed-off-by: default avatarJimi Xenidis <jimix@pobox.com>
Signed-off-by: default avatarBenjamin Herrenschmidt <benh@kernel.crashing.org>
parent bb36c445
...@@ -340,8 +340,8 @@ int cpus_are_in_xmon(void) ...@@ -340,8 +340,8 @@ int cpus_are_in_xmon(void)
static inline int unrecoverable_excp(struct pt_regs *regs) static inline int unrecoverable_excp(struct pt_regs *regs)
{ {
#ifdef CONFIG_4xx #if defined(CONFIG_4xx) || defined(CONFIG_BOOK3E)
/* We have no MSR_RI bit on 4xx, so we simply return false */ /* We have no MSR_RI bit on 4xx or Book3e, so we simply return false */
return 0; return 0;
#else #else
return ((regs->msr & MSR_RI) == 0); return ((regs->msr & MSR_RI) == 0);
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment