Commit 6c0514dd authored by Linus Torvalds's avatar Linus Torvalds

Merge tag 'blackfin-for-linus' of...

Merge tag 'blackfin-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/realmz6/blackfin-linux

Pull blackfin updates from Steven Miao:
 "Blackfin gpio changes, add adi pinctrl driver, and bug fixes"

* tag 'blackfin-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/realmz6/blackfin-linux:
  blackfin: fix build warning for unused variable
  smp: bf561: and smb_wmb()/smp_rmb() at ipi send/receive
  pm: use GFP_ATOMIC when pm core call this function
  blackfin: serial: Add serial port_fer and port_mux early platform resources.
  blackfin: pinctrl-adi2: code cleanup after using pinctrl-adi2
  blackfin: adi gpio driver and pinctrl driver support
  bf609: update default config for spi
  Blackfin: bfin_gpio: Use proper mask for comparing pfunc
parents 98d38dd2 36855dcf
...@@ -102,7 +102,7 @@ CONFIG_I2C_CHARDEV=y ...@@ -102,7 +102,7 @@ CONFIG_I2C_CHARDEV=y
CONFIG_I2C_BLACKFIN_TWI=y CONFIG_I2C_BLACKFIN_TWI=y
CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ=100 CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ=100
CONFIG_SPI=y CONFIG_SPI=y
CONFIG_SPI_BFIN6XX=y CONFIG_SPI_BFIN_V3=y
CONFIG_GPIOLIB=y CONFIG_GPIOLIB=y
CONFIG_GPIO_SYSFS=y CONFIG_GPIO_SYSFS=y
# CONFIG_HWMON is not set # CONFIG_HWMON is not set
......
...@@ -23,8 +23,7 @@ ...@@ -23,8 +23,7 @@
/* /*
* pm save bfin pint registers * pm save bfin pint registers
*/ */
struct bfin_pm_pint_save { struct adi_pm_pint_save {
u32 mask_set;
u32 assign; u32 assign;
u32 edge_set; u32 edge_set;
u32 invert_set; u32 invert_set;
......
...@@ -12,11 +12,11 @@ ...@@ -12,11 +12,11 @@
#include <mach/irq.h> #include <mach/irq.h>
/* init functions only */ /* init functions only */
extern int __init init_arch_irq(void); extern int init_arch_irq(void);
extern void init_exception_vectors(void); extern void init_exception_vectors(void);
extern void __init program_IAR(void); extern void program_IAR(void);
#ifdef init_mach_irq #ifdef init_mach_irq
extern void __init init_mach_irq(void); extern void init_mach_irq(void);
#else #else
# define init_mach_irq() # define init_mach_irq()
#endif #endif
......
...@@ -11,11 +11,8 @@ ...@@ -11,11 +11,8 @@
#include <linux/err.h> #include <linux/err.h>
#include <linux/proc_fs.h> #include <linux/proc_fs.h>
#include <linux/seq_file.h> #include <linux/seq_file.h>
#include <asm/blackfin.h> #include <linux/gpio.h>
#include <asm/gpio.h>
#include <asm/portmux.h>
#include <linux/irq.h> #include <linux/irq.h>
#include <asm/irq_handler.h>
#if ANOMALY_05000311 || ANOMALY_05000323 #if ANOMALY_05000311 || ANOMALY_05000323
enum { enum {
...@@ -58,19 +55,6 @@ static struct gpio_port_t * const gpio_array[] = { ...@@ -58,19 +55,6 @@ static struct gpio_port_t * const gpio_array[] = {
(struct gpio_port_t *) FIO0_FLAG_D, (struct gpio_port_t *) FIO0_FLAG_D,
(struct gpio_port_t *) FIO1_FLAG_D, (struct gpio_port_t *) FIO1_FLAG_D,
(struct gpio_port_t *) FIO2_FLAG_D, (struct gpio_port_t *) FIO2_FLAG_D,
#elif defined(CONFIG_BF54x) || defined(CONFIG_BF60x)
(struct gpio_port_t *)PORTA_FER,
(struct gpio_port_t *)PORTB_FER,
(struct gpio_port_t *)PORTC_FER,
(struct gpio_port_t *)PORTD_FER,
(struct gpio_port_t *)PORTE_FER,
(struct gpio_port_t *)PORTF_FER,
(struct gpio_port_t *)PORTG_FER,
# if defined(CONFIG_BF54x)
(struct gpio_port_t *)PORTH_FER,
(struct gpio_port_t *)PORTI_FER,
(struct gpio_port_t *)PORTJ_FER,
# endif
#else #else
# error no gpio arrays defined # error no gpio arrays defined
#endif #endif
...@@ -169,12 +153,6 @@ DECLARE_RESERVED_MAP(gpio_irq, GPIO_BANK_NUM); ...@@ -169,12 +153,6 @@ DECLARE_RESERVED_MAP(gpio_irq, GPIO_BANK_NUM);
inline int check_gpio(unsigned gpio) inline int check_gpio(unsigned gpio)
{ {
#if defined(CONFIG_BF54x)
if (gpio == GPIO_PB15 || gpio == GPIO_PC14 || gpio == GPIO_PC15
|| gpio == GPIO_PH14 || gpio == GPIO_PH15
|| gpio == GPIO_PJ14 || gpio == GPIO_PJ15)
return -EINVAL;
#endif
if (gpio >= MAX_BLACKFIN_GPIOS) if (gpio >= MAX_BLACKFIN_GPIOS)
return -EINVAL; return -EINVAL;
return 0; return 0;
...@@ -212,12 +190,6 @@ static void port_setup(unsigned gpio, unsigned short usage) ...@@ -212,12 +190,6 @@ static void port_setup(unsigned gpio, unsigned short usage)
else else
*port_fer[gpio_bank(gpio)] |= gpio_bit(gpio); *port_fer[gpio_bank(gpio)] |= gpio_bit(gpio);
SSYNC(); SSYNC();
#elif defined(CONFIG_BF54x) || defined(CONFIG_BF60x)
if (usage == GPIO_USAGE)
gpio_array[gpio_bank(gpio)]->port_fer &= ~gpio_bit(gpio);
else
gpio_array[gpio_bank(gpio)]->port_fer |= gpio_bit(gpio);
SSYNC();
#endif #endif
} }
...@@ -255,7 +227,7 @@ static int portmux_group_check(unsigned short per) ...@@ -255,7 +227,7 @@ static int portmux_group_check(unsigned short per)
u16 ident = P_IDENT(per); u16 ident = P_IDENT(per);
u16 function = P_FUNCT2MUX(per); u16 function = P_FUNCT2MUX(per);
s8 offset = port_mux[ident]; s8 offset = port_mux[ident];
u16 m, pmux, pfunc; u16 m, pmux, pfunc, mask;
if (offset < 0) if (offset < 0)
return 0; return 0;
...@@ -270,10 +242,12 @@ static int portmux_group_check(unsigned short per) ...@@ -270,10 +242,12 @@ static int portmux_group_check(unsigned short per)
continue; continue;
if (offset == 1) if (offset == 1)
pfunc = (pmux >> offset) & 3; mask = 3;
else else
pfunc = (pmux >> offset) & 1; mask = 1;
if (pfunc != function) {
pfunc = (pmux >> offset) & mask;
if (pfunc != (function & mask)) {
pr_err("pin group conflict! request pin %d func %d conflict with pin %d func %d\n", pr_err("pin group conflict! request pin %d func %d conflict with pin %d func %d\n",
ident, function, m, pfunc); ident, function, m, pfunc);
return -EINVAL; return -EINVAL;
...@@ -288,43 +262,21 @@ static void portmux_setup(unsigned short per) ...@@ -288,43 +262,21 @@ static void portmux_setup(unsigned short per)
u16 ident = P_IDENT(per); u16 ident = P_IDENT(per);
u16 function = P_FUNCT2MUX(per); u16 function = P_FUNCT2MUX(per);
s8 offset = port_mux[ident]; s8 offset = port_mux[ident];
u16 pmux; u16 pmux, mask;
if (offset == -1) if (offset == -1)
return; return;
pmux = bfin_read_PORT_MUX(); pmux = bfin_read_PORT_MUX();
if (offset != 1) if (offset == 1)
pmux &= ~(1 << offset); mask = 3;
else else
pmux &= ~(3 << 1); mask = 1;
pmux |= (function << offset);
bfin_write_PORT_MUX(pmux);
}
#elif defined(CONFIG_BF54x) || defined(CONFIG_BF60x)
inline void portmux_setup(unsigned short per)
{
u16 ident = P_IDENT(per);
u16 function = P_FUNCT2MUX(per);
u32 pmux;
pmux = gpio_array[gpio_bank(ident)]->port_mux; pmux &= ~(mask << offset);
pmux |= ((function & mask) << offset);
pmux &= ~(0x3 << (2 * gpio_sub_n(ident))); bfin_write_PORT_MUX(pmux);
pmux |= (function & 0x3) << (2 * gpio_sub_n(ident));
gpio_array[gpio_bank(ident)]->port_mux = pmux;
}
inline u16 get_portmux(unsigned short per)
{
u16 ident = P_IDENT(per);
u32 pmux = gpio_array[gpio_bank(ident)]->port_mux;
return (pmux >> (2 * gpio_sub_n(ident)) & 0x3);
}
static int portmux_group_check(unsigned short per)
{
return 0;
} }
#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x) #elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
static int portmux_group_check(unsigned short per) static int portmux_group_check(unsigned short per)
...@@ -379,7 +331,6 @@ static int portmux_group_check(unsigned short per) ...@@ -379,7 +331,6 @@ static int portmux_group_check(unsigned short per)
} }
#endif #endif
#if !(defined(CONFIG_BF54x) || defined(CONFIG_BF60x))
/*********************************************************** /***********************************************************
* *
* FUNCTIONS: Blackfin General Purpose Ports Access Functions * FUNCTIONS: Blackfin General Purpose Ports Access Functions
...@@ -572,7 +523,7 @@ static const unsigned int sic_iwr_irqs[] = { ...@@ -572,7 +523,7 @@ static const unsigned int sic_iwr_irqs[] = {
************************************************************* *************************************************************
* MODIFICATION HISTORY : * MODIFICATION HISTORY :
**************************************************************/ **************************************************************/
int gpio_pm_wakeup_ctrl(unsigned gpio, unsigned ctrl) int bfin_gpio_pm_wakeup_ctrl(unsigned gpio, unsigned ctrl)
{ {
unsigned long flags; unsigned long flags;
...@@ -591,7 +542,7 @@ int gpio_pm_wakeup_ctrl(unsigned gpio, unsigned ctrl) ...@@ -591,7 +542,7 @@ int gpio_pm_wakeup_ctrl(unsigned gpio, unsigned ctrl)
return 0; return 0;
} }
int bfin_pm_standby_ctrl(unsigned ctrl) int bfin_gpio_pm_standby_ctrl(unsigned ctrl)
{ {
u16 bank, mask, i; u16 bank, mask, i;
...@@ -682,53 +633,6 @@ void bfin_gpio_pm_hibernate_restore(void) ...@@ -682,53 +633,6 @@ void bfin_gpio_pm_hibernate_restore(void)
#endif #endif
#else /* CONFIG_BF54x || CONFIG_BF60x */
#ifdef CONFIG_PM
int bfin_pm_standby_ctrl(unsigned ctrl)
{
return 0;
}
void bfin_gpio_pm_hibernate_suspend(void)
{
int i, bank;
for (i = 0; i < MAX_BLACKFIN_GPIOS; i += GPIO_BANKSIZE) {
bank = gpio_bank(i);
gpio_bank_saved[bank].fer = gpio_array[bank]->port_fer;
gpio_bank_saved[bank].mux = gpio_array[bank]->port_mux;
gpio_bank_saved[bank].data = gpio_array[bank]->data;
gpio_bank_saved[bank].inen = gpio_array[bank]->inen;
gpio_bank_saved[bank].dir = gpio_array[bank]->dir_set;
}
}
void bfin_gpio_pm_hibernate_restore(void)
{
int i, bank;
for (i = 0; i < MAX_BLACKFIN_GPIOS; i += GPIO_BANKSIZE) {
bank = gpio_bank(i);
gpio_array[bank]->port_mux = gpio_bank_saved[bank].mux;
gpio_array[bank]->port_fer = gpio_bank_saved[bank].fer;
gpio_array[bank]->inen = gpio_bank_saved[bank].inen;
gpio_array[bank]->data_set = gpio_bank_saved[bank].data
& gpio_bank_saved[bank].dir;
gpio_array[bank]->dir_set = gpio_bank_saved[bank].dir;
}
}
#endif
unsigned short get_gpio_dir(unsigned gpio)
{
return (0x01 & (gpio_array[gpio_bank(gpio)]->dir_clear >> gpio_sub_n(gpio)));
}
EXPORT_SYMBOL(get_gpio_dir);
#endif /* CONFIG_BF54x || CONFIG_BF60x */
/*********************************************************** /***********************************************************
* *
...@@ -785,11 +689,7 @@ int peripheral_request(unsigned short per, const char *label) ...@@ -785,11 +689,7 @@ int peripheral_request(unsigned short per, const char *label)
* be requested and used by several drivers * be requested and used by several drivers
*/ */
#if defined(CONFIG_BF54x) || defined(CONFIG_BF60x)
if (!((per & P_MAYSHARE) && get_portmux(per) == P_FUNCT2MUX(per))) {
#else
if (!(per & P_MAYSHARE)) { if (!(per & P_MAYSHARE)) {
#endif
/* /*
* Allow that the identical pin function can * Allow that the identical pin function can
* be requested from the same driver twice * be requested from the same driver twice
...@@ -938,12 +838,9 @@ int bfin_gpio_request(unsigned gpio, const char *label) ...@@ -938,12 +838,9 @@ int bfin_gpio_request(unsigned gpio, const char *label)
if (unlikely(is_reserved(gpio_irq, gpio, 1))) { if (unlikely(is_reserved(gpio_irq, gpio, 1))) {
printk(KERN_NOTICE "bfin-gpio: GPIO %d is already reserved as gpio-irq!" printk(KERN_NOTICE "bfin-gpio: GPIO %d is already reserved as gpio-irq!"
" (Documentation/blackfin/bfin-gpio-notes.txt)\n", gpio); " (Documentation/blackfin/bfin-gpio-notes.txt)\n", gpio);
} } else { /* Reset POLAR setting when acquiring a gpio for the first time */
#if !(defined(CONFIG_BF54x) || defined(CONFIG_BF60x))
else { /* Reset POLAR setting when acquiring a gpio for the first time */
set_gpio_polar(gpio, 0); set_gpio_polar(gpio, 0);
} }
#endif
reserve(gpio, gpio); reserve(gpio, gpio);
set_label(gpio, label); set_label(gpio, label);
...@@ -1112,11 +1009,7 @@ void bfin_gpio_irq_free(unsigned gpio) ...@@ -1112,11 +1009,7 @@ void bfin_gpio_irq_free(unsigned gpio)
static inline void __bfin_gpio_direction_input(unsigned gpio) static inline void __bfin_gpio_direction_input(unsigned gpio)
{ {
#if defined(CONFIG_BF54x) || defined(CONFIG_BF60x)
gpio_array[gpio_bank(gpio)]->dir_clear = gpio_bit(gpio);
#else
gpio_array[gpio_bank(gpio)]->dir &= ~gpio_bit(gpio); gpio_array[gpio_bank(gpio)]->dir &= ~gpio_bit(gpio);
#endif
gpio_array[gpio_bank(gpio)]->inen |= gpio_bit(gpio); gpio_array[gpio_bank(gpio)]->inen |= gpio_bit(gpio);
} }
...@@ -1140,17 +1033,7 @@ EXPORT_SYMBOL(bfin_gpio_direction_input); ...@@ -1140,17 +1033,7 @@ EXPORT_SYMBOL(bfin_gpio_direction_input);
void bfin_gpio_irq_prepare(unsigned gpio) void bfin_gpio_irq_prepare(unsigned gpio)
{ {
#if defined(CONFIG_BF54x) || defined(CONFIG_BF60x)
unsigned long flags;
#endif
port_setup(gpio, GPIO_USAGE); port_setup(gpio, GPIO_USAGE);
#if defined(CONFIG_BF54x) || defined(CONFIG_BF60x)
flags = hard_local_irq_save();
__bfin_gpio_direction_input(gpio);
hard_local_irq_restore(flags);
#endif
} }
void bfin_gpio_set_value(unsigned gpio, int arg) void bfin_gpio_set_value(unsigned gpio, int arg)
...@@ -1175,11 +1058,7 @@ int bfin_gpio_direction_output(unsigned gpio, int value) ...@@ -1175,11 +1058,7 @@ int bfin_gpio_direction_output(unsigned gpio, int value)
gpio_array[gpio_bank(gpio)]->inen &= ~gpio_bit(gpio); gpio_array[gpio_bank(gpio)]->inen &= ~gpio_bit(gpio);
gpio_set_value(gpio, value); gpio_set_value(gpio, value);
#if defined(CONFIG_BF54x) || defined(CONFIG_BF60x)
gpio_array[gpio_bank(gpio)]->dir_set = gpio_bit(gpio);
#else
gpio_array[gpio_bank(gpio)]->dir |= gpio_bit(gpio); gpio_array[gpio_bank(gpio)]->dir |= gpio_bit(gpio);
#endif
AWA_DUMMY_READ(dir); AWA_DUMMY_READ(dir);
hard_local_irq_restore(flags); hard_local_irq_restore(flags);
...@@ -1190,9 +1069,6 @@ EXPORT_SYMBOL(bfin_gpio_direction_output); ...@@ -1190,9 +1069,6 @@ EXPORT_SYMBOL(bfin_gpio_direction_output);
int bfin_gpio_get_value(unsigned gpio) int bfin_gpio_get_value(unsigned gpio)
{ {
#if defined(CONFIG_BF54x) || defined(CONFIG_BF60x)
return (1 & (gpio_array[gpio_bank(gpio)]->data >> gpio_sub_n(gpio)));
#else
unsigned long flags; unsigned long flags;
if (unlikely(get_gpio_edge(gpio))) { if (unlikely(get_gpio_edge(gpio))) {
...@@ -1205,7 +1081,6 @@ int bfin_gpio_get_value(unsigned gpio) ...@@ -1205,7 +1081,6 @@ int bfin_gpio_get_value(unsigned gpio)
return ret; return ret;
} else } else
return get_gpio_data(gpio); return get_gpio_data(gpio);
#endif
} }
EXPORT_SYMBOL(bfin_gpio_get_value); EXPORT_SYMBOL(bfin_gpio_get_value);
......
...@@ -377,40 +377,6 @@ config IRQ_PINT3 ...@@ -377,40 +377,6 @@ config IRQ_PINT3
endmenu endmenu
comment "Pin Interrupt to Port Assignment"
menu "Assignment"
config PINTx_REASSIGN
bool "Reprogram PINT Assignment"
default y
help
The interrupt assignment registers controls the pin-to-interrupt
assignment in a byte-wide manner. Each option allows you to select
a set of pins (High/Low Byte) of an specific Port being mapped
to one of the four PIN Interrupts IRQ_PINTx.
You shouldn't change any of these unless you know exactly what you're doing.
Please consult the Blackfin BF54x Processor Hardware Reference Manual.
config PINT0_ASSIGN
hex "PINT0_ASSIGN"
depends on PINTx_REASSIGN
default 0x00000101
config PINT1_ASSIGN
hex "PINT1_ASSIGN"
depends on PINTx_REASSIGN
default 0x01010000
config PINT2_ASSIGN
hex "PINT2_ASSIGN"
depends on PINTx_REASSIGN
default 0x07000101
config PINT3_ASSIGN
hex "PINT3_ASSIGN"
depends on PINTx_REASSIGN
default 0x02020303
endmenu
endmenu endmenu
endif endif
This diff is collapsed.
...@@ -194,14 +194,6 @@ struct gpio_port_t { ...@@ -194,14 +194,6 @@ struct gpio_port_t {
unsigned int port_mux; unsigned int port_mux;
}; };
struct gpio_port_s {
unsigned short fer;
unsigned short data;
unsigned short dir;
unsigned short inen;
unsigned int mux;
};
#endif #endif
#include <mach-common/ports-a.h> #include <mach-common/ports-a.h>
......
...@@ -433,7 +433,7 @@ ...@@ -433,7 +433,7 @@
#include <linux/types.h> #include <linux/types.h>
/* /*
* bfin pint registers layout * gpio pint registers layout
*/ */
struct bfin_pint_regs { struct bfin_pint_regs {
u32 mask_set; u32 mask_set;
......
...@@ -9,48 +9,6 @@ source "arch/blackfin/mach-bf609/boards/Kconfig" ...@@ -9,48 +9,6 @@ source "arch/blackfin/mach-bf609/boards/Kconfig"
menu "BF609 Specific Configuration" menu "BF609 Specific Configuration"
comment "Pin Interrupt to Port Assignment"
menu "Assignment"
config PINTx_REASSIGN
bool "Reprogram PINT Assignment"
default y
help
The interrupt assignment registers controls the pin-to-interrupt
assignment in a byte-wide manner. Each option allows you to select
a set of pins (High/Low Byte) of an specific Port being mapped
to one of the four PIN Interrupts IRQ_PINTx.
You shouldn't change any of these unless you know exactly what you're doing.
Please consult the Blackfin BF60x Processor Hardware Reference Manual.
config PINT0_ASSIGN
hex "PINT0_ASSIGN"
depends on PINTx_REASSIGN
default 0x00000101
config PINT1_ASSIGN
hex "PINT1_ASSIGN"
depends on PINTx_REASSIGN
default 0x00000101
config PINT2_ASSIGN
hex "PINT2_ASSIGN"
depends on PINTx_REASSIGN
default 0x00000101
config PINT3_ASSIGN
hex "PINT3_ASSIGN"
depends on PINTx_REASSIGN
default 0x00000101
config PINT4_ASSIGN
hex "PINT3_ASSIGN"
depends on PINTx_REASSIGN
default 0x00000101
config PINT5_ASSIGN
hex "PINT3_ASSIGN"
depends on PINTx_REASSIGN
default 0x00000101
endmenu
config SEC_IRQ_PRIORITY_LEVELS config SEC_IRQ_PRIORITY_LEVELS
int "SEC interrupt priority levels" int "SEC interrupt priority levels"
default 7 default 7
......
This diff is collapsed.
...@@ -152,14 +152,6 @@ struct gpio_port_t { ...@@ -152,14 +152,6 @@ struct gpio_port_t {
unsigned long revid; unsigned long revid;
}; };
struct gpio_port_s {
unsigned short fer;
unsigned short data;
unsigned short dir;
unsigned short inen;
unsigned int mux;
};
#endif #endif
#include <mach-common/ports-a.h> #include <mach-common/ports-a.h>
......
...@@ -298,7 +298,7 @@ ...@@ -298,7 +298,7 @@
extern u8 sec_int_priority[]; extern u8 sec_int_priority[];
/* /*
* bfin pint registers layout * gpio pint registers layout
*/ */
struct bfin_pint_regs { struct bfin_pint_regs {
u32 mask_set; u32 mask_set;
......
...@@ -19,6 +19,7 @@ ...@@ -19,6 +19,7 @@
#define P_MII0_CRS (P_DEFINED | P_IDENT(GPIO_PC5) | P_FUNCT(0)) #define P_MII0_CRS (P_DEFINED | P_IDENT(GPIO_PC5) | P_FUNCT(0))
#define P_MII0_ERxER (P_DEFINED | P_IDENT(GPIO_PC4) | P_FUNCT(0)) #define P_MII0_ERxER (P_DEFINED | P_IDENT(GPIO_PC4) | P_FUNCT(0))
#define P_MII0_TxCLK (P_DEFINED | P_IDENT(GPIO_PB14) | P_FUNCT(0)) #define P_MII0_TxCLK (P_DEFINED | P_IDENT(GPIO_PB14) | P_FUNCT(0))
#define P_MII0_PTPPPS (P_DEFINED | P_IDENT(GPIO_PB15) | P_FUNCT(0))
#define P_RMII0 {\ #define P_RMII0 {\
P_MII0_ETxD0, \ P_MII0_ETxD0, \
...@@ -30,6 +31,7 @@ ...@@ -30,6 +31,7 @@
P_MII0_TxCLK, \ P_MII0_TxCLK, \
P_MII0_PHYINT, \ P_MII0_PHYINT, \
P_MII0_CRS, \ P_MII0_CRS, \
P_MII0_PTPPPS, \
P_MII0_MDC, \ P_MII0_MDC, \
P_MII0_MDIO, 0} P_MII0_MDIO, 0}
...@@ -44,6 +46,7 @@ ...@@ -44,6 +46,7 @@
#define P_MII1_CRS (P_DEFINED | P_IDENT(GPIO_PE13) | P_FUNCT(0)) #define P_MII1_CRS (P_DEFINED | P_IDENT(GPIO_PE13) | P_FUNCT(0))
#define P_MII1_ERxER (P_DEFINED | P_IDENT(GPIO_PE14) | P_FUNCT(0)) #define P_MII1_ERxER (P_DEFINED | P_IDENT(GPIO_PE14) | P_FUNCT(0))
#define P_MII1_TxCLK (P_DEFINED | P_IDENT(GPIO_PG6) | P_FUNCT(0)) #define P_MII1_TxCLK (P_DEFINED | P_IDENT(GPIO_PG6) | P_FUNCT(0))
#define P_MII1_PTPPPS (P_DEFINED | P_IDENT(GPIO_PC9) | P_FUNCT(0))
#define P_RMII1 {\ #define P_RMII1 {\
P_MII1_ETxD0, \ P_MII1_ETxD0, \
...@@ -55,6 +58,7 @@ ...@@ -55,6 +58,7 @@
P_MII1_TxCLK, \ P_MII1_TxCLK, \
P_MII1_PHYINT, \ P_MII1_PHYINT, \
P_MII1_CRS, \ P_MII1_CRS, \
P_MII1_PTPPPS, \
P_MII1_MDC, \ P_MII1_MDC, \
P_MII1_MDIO, 0} P_MII1_MDIO, 0}
......
This diff is collapsed.
...@@ -27,7 +27,7 @@ struct bfin_cpu_pm_fns *bfin_cpu_pm; ...@@ -27,7 +27,7 @@ struct bfin_cpu_pm_fns *bfin_cpu_pm;
void bfin_pm_suspend_standby_enter(void) void bfin_pm_suspend_standby_enter(void)
{ {
#ifndef CONFIG_BF60x #if !BFIN_GPIO_PINT
bfin_pm_standby_setup(); bfin_pm_standby_setup();
#endif #endif
...@@ -41,7 +41,7 @@ void bfin_pm_suspend_standby_enter(void) ...@@ -41,7 +41,7 @@ void bfin_pm_suspend_standby_enter(void)
# endif # endif
#endif #endif
#ifndef CONFIG_BF60x #if !BFIN_GPIO_PINT
bfin_pm_standby_restore(); bfin_pm_standby_restore();
#endif #endif
...@@ -128,6 +128,7 @@ static void flushinv_all_dcache(void) ...@@ -128,6 +128,7 @@ static void flushinv_all_dcache(void)
if ((status & 0x3) != 0x3) if ((status & 0x3) != 0x3)
continue; continue;
/* construct the address using the tag */ /* construct the address using the tag */
addr = (status & 0xFFFFC800) | (subbank << 12) | (set << 5); addr = (status & 0xFFFFC800) | (subbank << 12) | (set << 5);
...@@ -140,11 +141,14 @@ static void flushinv_all_dcache(void) ...@@ -140,11 +141,14 @@ static void flushinv_all_dcache(void)
int bfin_pm_suspend_mem_enter(void) int bfin_pm_suspend_mem_enter(void)
{ {
int wakeup, ret; int ret;
#ifndef CONFIG_BF60x
int wakeup;
#endif
unsigned char *memptr = kmalloc(L1_CODE_LENGTH + L1_DATA_A_LENGTH unsigned char *memptr = kmalloc(L1_CODE_LENGTH + L1_DATA_A_LENGTH
+ L1_DATA_B_LENGTH + L1_SCRATCH_LENGTH, + L1_DATA_B_LENGTH + L1_SCRATCH_LENGTH,
GFP_KERNEL); GFP_ATOMIC);
if (memptr == NULL) { if (memptr == NULL) {
panic("bf53x_suspend_l1_mem malloc failed"); panic("bf53x_suspend_l1_mem malloc failed");
...@@ -170,10 +174,8 @@ int bfin_pm_suspend_mem_enter(void) ...@@ -170,10 +174,8 @@ int bfin_pm_suspend_mem_enter(void)
return ret; return ret;
} }
#ifdef CONFIG_GPIO_ADI
bfin_gpio_pm_hibernate_suspend(); bfin_gpio_pm_hibernate_suspend();
#if BFIN_GPIO_PINT
bfin_pint_suspend();
#endif #endif
#if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK) #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
...@@ -194,11 +196,9 @@ int bfin_pm_suspend_mem_enter(void) ...@@ -194,11 +196,9 @@ int bfin_pm_suspend_mem_enter(void)
_enable_icplb(); _enable_icplb();
_enable_dcplb(); _enable_dcplb();
#if BFIN_GPIO_PINT #ifdef CONFIG_GPIO_ADI
bfin_pint_resume();
#endif
bfin_gpio_pm_hibernate_restore(); bfin_gpio_pm_hibernate_restore();
#endif
blackfin_dma_resume(); blackfin_dma_resume();
kfree(memptr); kfree(memptr);
......
...@@ -146,6 +146,7 @@ static irqreturn_t ipi_handler_int1(int irq, void *dev_instance) ...@@ -146,6 +146,7 @@ static irqreturn_t ipi_handler_int1(int irq, void *dev_instance)
platform_clear_ipi(cpu, IRQ_SUPPLE_1); platform_clear_ipi(cpu, IRQ_SUPPLE_1);
smp_rmb();
bfin_ipi_data = &__get_cpu_var(bfin_ipi); bfin_ipi_data = &__get_cpu_var(bfin_ipi);
while ((pending = atomic_xchg(&bfin_ipi_data->bits, 0)) != 0) { while ((pending = atomic_xchg(&bfin_ipi_data->bits, 0)) != 0) {
msg = 0; msg = 0;
...@@ -161,18 +162,20 @@ static irqreturn_t ipi_handler_int1(int irq, void *dev_instance) ...@@ -161,18 +162,20 @@ static irqreturn_t ipi_handler_int1(int irq, void *dev_instance)
case BFIN_IPI_CALL_FUNC: case BFIN_IPI_CALL_FUNC:
generic_smp_call_function_interrupt(); generic_smp_call_function_interrupt();
break; break;
case BFIN_IPI_CALL_FUNC_SINGLE: case BFIN_IPI_CALL_FUNC_SINGLE:
generic_smp_call_function_single_interrupt(); generic_smp_call_function_single_interrupt();
break; break;
case BFIN_IPI_CPU_STOP: case BFIN_IPI_CPU_STOP:
ipi_cpu_stop(cpu); ipi_cpu_stop(cpu);
break; break;
default:
goto out;
} }
atomic_dec(&bfin_ipi_data->count); atomic_dec(&bfin_ipi_data->count);
} while (msg < BITS_PER_LONG); } while (msg < BITS_PER_LONG);
} }
out:
return IRQ_HANDLED; return IRQ_HANDLED;
} }
...@@ -198,10 +201,11 @@ void send_ipi(const struct cpumask *cpumask, enum ipi_message_type msg) ...@@ -198,10 +201,11 @@ void send_ipi(const struct cpumask *cpumask, enum ipi_message_type msg)
bfin_ipi_data = &per_cpu(bfin_ipi, cpu); bfin_ipi_data = &per_cpu(bfin_ipi, cpu);
atomic_set_mask((1 << msg), &bfin_ipi_data->bits); atomic_set_mask((1 << msg), &bfin_ipi_data->bits);
atomic_inc(&bfin_ipi_data->count); atomic_inc(&bfin_ipi_data->count);
platform_send_ipi_cpu(cpu, IRQ_SUPPLE_1);
} }
local_irq_restore(flags); local_irq_restore(flags);
smp_wmb();
for_each_cpu(cpu, cpumask)
platform_send_ipi_cpu(cpu, IRQ_SUPPLE_1);
} }
void arch_send_call_function_single_ipi(int cpu) void arch_send_call_function_single_ipi(int cpu)
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment