Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
Kirill Smelkov
linux
Commits
6f41c7c5
Commit
6f41c7c5
authored
Aug 20, 2015
by
Ben Skeggs
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
drm/nouveau/sw: convert to new-style nvkm_engine
Signed-off-by:
Ben Skeggs
<
bskeggs@redhat.com
>
parent
97070f23
Changes
19
Show whitespace changes
Inline
Side-by-side
Showing
19 changed files
with
115 additions
and
292 deletions
+115
-292
drivers/gpu/drm/nouveau/include/nvkm/engine/sw.h
drivers/gpu/drm/nouveau/include/nvkm/engine/sw.h
+6
-23
drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
+68
-68
drivers/gpu/drm/nouveau/nvkm/engine/device/gf100.c
drivers/gpu/drm/nouveau/nvkm/engine/device/gf100.c
+0
-9
drivers/gpu/drm/nouveau/nvkm/engine/device/gk104.c
drivers/gpu/drm/nouveau/nvkm/engine/device/gk104.c
+0
-8
drivers/gpu/drm/nouveau/nvkm/engine/device/gm100.c
drivers/gpu/drm/nouveau/nvkm/engine/device/gm100.c
+0
-4
drivers/gpu/drm/nouveau/nvkm/engine/device/nv04.c
drivers/gpu/drm/nouveau/nvkm/engine/device/nv04.c
+0
-2
drivers/gpu/drm/nouveau/nvkm/engine/device/nv10.c
drivers/gpu/drm/nouveau/nvkm/engine/device/nv10.c
+0
-7
drivers/gpu/drm/nouveau/nvkm/engine/device/nv20.c
drivers/gpu/drm/nouveau/nvkm/engine/device/nv20.c
+0
-4
drivers/gpu/drm/nouveau/nvkm/engine/device/nv30.c
drivers/gpu/drm/nouveau/nvkm/engine/device/nv30.c
+0
-5
drivers/gpu/drm/nouveau/nvkm/engine/device/nv40.c
drivers/gpu/drm/nouveau/nvkm/engine/device/nv40.c
+0
-16
drivers/gpu/drm/nouveau/nvkm/engine/device/nv50.c
drivers/gpu/drm/nouveau/nvkm/engine/device/nv50.c
+0
-14
drivers/gpu/drm/nouveau/nvkm/engine/sw/base.c
drivers/gpu/drm/nouveau/nvkm/engine/sw/base.c
+14
-11
drivers/gpu/drm/nouveau/nvkm/engine/sw/gf100.c
drivers/gpu/drm/nouveau/nvkm/engine/sw/gf100.c
+6
-12
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv04.c
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv04.c
+3
-32
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv10.c
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv10.c
+3
-26
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv50.c
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv50.c
+7
-32
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv50.h
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv50.h
+0
-15
drivers/gpu/drm/nouveau/nvkm/engine/sw/nvsw.c
drivers/gpu/drm/nouveau/nvkm/engine/sw/nvsw.c
+5
-4
drivers/gpu/drm/nouveau/nvkm/engine/sw/priv.h
drivers/gpu/drm/nouveau/nvkm/engine/sw/priv.h
+3
-0
No files found.
drivers/gpu/drm/nouveau/include/nvkm/engine/sw.h
View file @
6f41c7c5
...
@@ -3,33 +3,16 @@
...
@@ -3,33 +3,16 @@
#include <core/engine.h>
#include <core/engine.h>
struct
nvkm_sw
{
struct
nvkm_sw
{
struct
nvkm_engine
engine
;
const
struct
nvkm_sw_func
*
func
;
const
struct
nvkm_sw_func
*
func
;
struct
nvkm_engine
engine
;
struct
list_head
chan
;
struct
list_head
chan
;
};
};
bool
nvkm_sw_mthd
(
struct
nvkm_sw
*
sw
,
int
chid
,
int
subc
,
u32
mthd
,
u32
data
);
bool
nvkm_sw_mthd
(
struct
nvkm_sw
*
sw
,
int
chid
,
int
subc
,
u32
mthd
,
u32
data
);
#define nvkm_sw_create(p,e,c,d) \
int
nv04_sw_new
(
struct
nvkm_device
*
,
int
,
struct
nvkm_sw
**
);
nvkm_sw_ctor((p), (e), (c), sizeof(**d), (void **)d)
int
nv10_sw_new
(
struct
nvkm_device
*
,
int
,
struct
nvkm_sw
**
);
int
int
nv50_sw_new
(
struct
nvkm_device
*
,
int
,
struct
nvkm_sw
**
);
nvkm_sw_ctor
(
struct
nvkm_object
*
parent
,
struct
nvkm_object
*
engine
,
int
gf100_sw_new
(
struct
nvkm_device
*
,
int
,
struct
nvkm_sw
**
);
struct
nvkm_oclass
*
oclass
,
int
length
,
void
**
pobject
);
#define nvkm_sw_destroy(d) \
nvkm_engine_destroy(&(d)->engine)
#define nvkm_sw_init(d) \
nvkm_engine_init_old(&(d)->engine)
#define nvkm_sw_fini(d,s) \
nvkm_engine_fini_old(&(d)->engine, (s))
#define _nvkm_sw_dtor _nvkm_engine_dtor
#define _nvkm_sw_init _nvkm_engine_init
#define _nvkm_sw_fini _nvkm_engine_fini
extern
struct
nvkm_oclass
*
nv04_sw_oclass
;
extern
struct
nvkm_oclass
*
nv10_sw_oclass
;
extern
struct
nvkm_oclass
*
nv50_sw_oclass
;
extern
struct
nvkm_oclass
*
gf100_sw_oclass
;
void
nv04_sw_intr
(
struct
nvkm_subdev
*
);
#endif
#endif
drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
View file @
6f41c7c5
...
@@ -90,7 +90,7 @@ nv4_chipset = {
...
@@ -90,7 +90,7 @@ nv4_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv04_fifo_new
,
.
fifo
=
nv04_fifo_new
,
.
gr
=
nv04_gr_new
,
.
gr
=
nv04_gr_new
,
//
.sw = nv04_sw_new,
.
sw
=
nv04_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -110,7 +110,7 @@ nv5_chipset = {
...
@@ -110,7 +110,7 @@ nv5_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv04_fifo_new
,
.
fifo
=
nv04_fifo_new
,
.
gr
=
nv04_gr_new
,
.
gr
=
nv04_gr_new
,
//
.sw = nv04_sw_new,
.
sw
=
nv04_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -150,7 +150,7 @@ nv11_chipset = {
...
@@ -150,7 +150,7 @@ nv11_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv10_fifo_new
,
.
fifo
=
nv10_fifo_new
,
.
gr
=
nv15_gr_new
,
.
gr
=
nv15_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -171,7 +171,7 @@ nv15_chipset = {
...
@@ -171,7 +171,7 @@ nv15_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv10_fifo_new
,
.
fifo
=
nv10_fifo_new
,
.
gr
=
nv15_gr_new
,
.
gr
=
nv15_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -192,7 +192,7 @@ nv17_chipset = {
...
@@ -192,7 +192,7 @@ nv17_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv17_gr_new
,
.
gr
=
nv17_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -213,7 +213,7 @@ nv18_chipset = {
...
@@ -213,7 +213,7 @@ nv18_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv17_gr_new
,
.
gr
=
nv17_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -234,7 +234,7 @@ nv1a_chipset = {
...
@@ -234,7 +234,7 @@ nv1a_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv10_fifo_new
,
.
fifo
=
nv10_fifo_new
,
.
gr
=
nv15_gr_new
,
.
gr
=
nv15_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -255,7 +255,7 @@ nv1f_chipset = {
...
@@ -255,7 +255,7 @@ nv1f_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv17_gr_new
,
.
gr
=
nv17_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -276,7 +276,7 @@ nv20_chipset = {
...
@@ -276,7 +276,7 @@ nv20_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv20_gr_new
,
.
gr
=
nv20_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -297,7 +297,7 @@ nv25_chipset = {
...
@@ -297,7 +297,7 @@ nv25_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv25_gr_new
,
.
gr
=
nv25_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -318,7 +318,7 @@ nv28_chipset = {
...
@@ -318,7 +318,7 @@ nv28_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv25_gr_new
,
.
gr
=
nv25_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -339,7 +339,7 @@ nv2a_chipset = {
...
@@ -339,7 +339,7 @@ nv2a_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv2a_gr_new
,
.
gr
=
nv2a_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -360,7 +360,7 @@ nv30_chipset = {
...
@@ -360,7 +360,7 @@ nv30_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv30_gr_new
,
.
gr
=
nv30_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -382,7 +382,7 @@ nv31_chipset = {
...
@@ -382,7 +382,7 @@ nv31_chipset = {
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv30_gr_new
,
.
gr
=
nv30_gr_new
,
// .mpeg = nv31_mpeg_new,
// .mpeg = nv31_mpeg_new,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -404,7 +404,7 @@ nv34_chipset = {
...
@@ -404,7 +404,7 @@ nv34_chipset = {
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv34_gr_new
,
.
gr
=
nv34_gr_new
,
// .mpeg = nv31_mpeg_new,
// .mpeg = nv31_mpeg_new,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -425,7 +425,7 @@ nv35_chipset = {
...
@@ -425,7 +425,7 @@ nv35_chipset = {
.
dma
=
nv04_dma_new
,
.
dma
=
nv04_dma_new
,
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv35_gr_new
,
.
gr
=
nv35_gr_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -447,7 +447,7 @@ nv36_chipset = {
...
@@ -447,7 +447,7 @@ nv36_chipset = {
.
fifo
=
nv17_fifo_new
,
.
fifo
=
nv17_fifo_new
,
.
gr
=
nv35_gr_new
,
.
gr
=
nv35_gr_new
,
// .mpeg = nv31_mpeg_new,
// .mpeg = nv31_mpeg_new,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -472,7 +472,7 @@ nv40_chipset = {
...
@@ -472,7 +472,7 @@ nv40_chipset = {
.
gr
=
nv40_gr_new
,
.
gr
=
nv40_gr_new
,
// .mpeg = nv40_mpeg_new,
// .mpeg = nv40_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -497,7 +497,7 @@ nv41_chipset = {
...
@@ -497,7 +497,7 @@ nv41_chipset = {
.
gr
=
nv40_gr_new
,
.
gr
=
nv40_gr_new
,
// .mpeg = nv40_mpeg_new,
// .mpeg = nv40_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -522,7 +522,7 @@ nv42_chipset = {
...
@@ -522,7 +522,7 @@ nv42_chipset = {
.
gr
=
nv40_gr_new
,
.
gr
=
nv40_gr_new
,
// .mpeg = nv40_mpeg_new,
// .mpeg = nv40_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -547,7 +547,7 @@ nv43_chipset = {
...
@@ -547,7 +547,7 @@ nv43_chipset = {
.
gr
=
nv40_gr_new
,
.
gr
=
nv40_gr_new
,
// .mpeg = nv40_mpeg_new,
// .mpeg = nv40_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -572,7 +572,7 @@ nv44_chipset = {
...
@@ -572,7 +572,7 @@ nv44_chipset = {
.
gr
=
nv44_gr_new
,
.
gr
=
nv44_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -597,7 +597,7 @@ nv45_chipset = {
...
@@ -597,7 +597,7 @@ nv45_chipset = {
.
gr
=
nv40_gr_new
,
.
gr
=
nv40_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -622,7 +622,7 @@ nv46_chipset = {
...
@@ -622,7 +622,7 @@ nv46_chipset = {
.
gr
=
nv44_gr_new
,
.
gr
=
nv44_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -647,7 +647,7 @@ nv47_chipset = {
...
@@ -647,7 +647,7 @@ nv47_chipset = {
.
gr
=
nv40_gr_new
,
.
gr
=
nv40_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -672,7 +672,7 @@ nv49_chipset = {
...
@@ -672,7 +672,7 @@ nv49_chipset = {
.
gr
=
nv40_gr_new
,
.
gr
=
nv40_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -697,7 +697,7 @@ nv4a_chipset = {
...
@@ -697,7 +697,7 @@ nv4a_chipset = {
.
gr
=
nv44_gr_new
,
.
gr
=
nv44_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -722,7 +722,7 @@ nv4b_chipset = {
...
@@ -722,7 +722,7 @@ nv4b_chipset = {
.
gr
=
nv40_gr_new
,
.
gr
=
nv40_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -747,7 +747,7 @@ nv4c_chipset = {
...
@@ -747,7 +747,7 @@ nv4c_chipset = {
.
gr
=
nv44_gr_new
,
.
gr
=
nv44_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -772,7 +772,7 @@ nv4e_chipset = {
...
@@ -772,7 +772,7 @@ nv4e_chipset = {
.
gr
=
nv44_gr_new
,
.
gr
=
nv44_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -800,7 +800,7 @@ nv50_chipset = {
...
@@ -800,7 +800,7 @@ nv50_chipset = {
.
gr
=
nv50_gr_new
,
.
gr
=
nv50_gr_new
,
// .mpeg = nv50_mpeg_new,
// .mpeg = nv50_mpeg_new,
.
pm
=
nv50_pm_new
,
.
pm
=
nv50_pm_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -825,7 +825,7 @@ nv63_chipset = {
...
@@ -825,7 +825,7 @@ nv63_chipset = {
.
gr
=
nv44_gr_new
,
.
gr
=
nv44_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -850,7 +850,7 @@ nv67_chipset = {
...
@@ -850,7 +850,7 @@ nv67_chipset = {
.
gr
=
nv44_gr_new
,
.
gr
=
nv44_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -875,7 +875,7 @@ nv68_chipset = {
...
@@ -875,7 +875,7 @@ nv68_chipset = {
.
gr
=
nv44_gr_new
,
.
gr
=
nv44_gr_new
,
// .mpeg = nv44_mpeg_new,
// .mpeg = nv44_mpeg_new,
.
pm
=
nv40_pm_new
,
.
pm
=
nv40_pm_new
,
//
.sw = nv10_sw_new,
.
sw
=
nv10_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -905,7 +905,7 @@ nv84_chipset = {
...
@@ -905,7 +905,7 @@ nv84_chipset = {
.
gr
=
g84_gr_new
,
.
gr
=
g84_gr_new
,
// .mpeg = g84_mpeg_new,
// .mpeg = g84_mpeg_new,
.
pm
=
g84_pm_new
,
.
pm
=
g84_pm_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
.
vp
=
g84_vp_new
,
.
vp
=
g84_vp_new
,
};
};
...
@@ -936,7 +936,7 @@ nv86_chipset = {
...
@@ -936,7 +936,7 @@ nv86_chipset = {
.
gr
=
g84_gr_new
,
.
gr
=
g84_gr_new
,
// .mpeg = g84_mpeg_new,
// .mpeg = g84_mpeg_new,
.
pm
=
g84_pm_new
,
.
pm
=
g84_pm_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
.
vp
=
g84_vp_new
,
.
vp
=
g84_vp_new
,
};
};
...
@@ -967,7 +967,7 @@ nv92_chipset = {
...
@@ -967,7 +967,7 @@ nv92_chipset = {
.
gr
=
g84_gr_new
,
.
gr
=
g84_gr_new
,
// .mpeg = g84_mpeg_new,
// .mpeg = g84_mpeg_new,
.
pm
=
g84_pm_new
,
.
pm
=
g84_pm_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
.
vp
=
g84_vp_new
,
.
vp
=
g84_vp_new
,
};
};
...
@@ -998,7 +998,7 @@ nv94_chipset = {
...
@@ -998,7 +998,7 @@ nv94_chipset = {
.
gr
=
g84_gr_new
,
.
gr
=
g84_gr_new
,
// .mpeg = g84_mpeg_new,
// .mpeg = g84_mpeg_new,
.
pm
=
g84_pm_new
,
.
pm
=
g84_pm_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
.
vp
=
g84_vp_new
,
.
vp
=
g84_vp_new
,
};
};
...
@@ -1023,8 +1023,8 @@ nv96_chipset = {
...
@@ -1023,8 +1023,8 @@ nv96_chipset = {
.
volt
=
nv40_volt_new
,
.
volt
=
nv40_volt_new
,
.
dma
=
nv50_dma_new
,
.
dma
=
nv50_dma_new
,
.
fifo
=
g84_fifo_new
,
.
fifo
=
g84_fifo_new
,
// .sw = nv50_sw_new,
.
gr
=
g84_gr_new
,
.
gr
=
g84_gr_new
,
.
gr
=
nv50_gr_new
,
// .mpeg = g84_mpeg_new,
// .mpeg = g84_mpeg_new,
.
vp
=
g84_vp_new
,
.
vp
=
g84_vp_new
,
.
cipher
=
g84_cipher_new
,
.
cipher
=
g84_cipher_new
,
...
@@ -1054,8 +1054,8 @@ nv98_chipset = {
...
@@ -1054,8 +1054,8 @@ nv98_chipset = {
.
volt
=
nv40_volt_new
,
.
volt
=
nv40_volt_new
,
.
dma
=
nv50_dma_new
,
.
dma
=
nv50_dma_new
,
.
fifo
=
g84_fifo_new
,
.
fifo
=
g84_fifo_new
,
// .sw = nv50_sw_new,
.
gr
=
g84_gr_new
,
.
gr
=
g84_gr_new
,
.
sw
=
nv50_sw_new
,
.
mspdec
=
g98_mspdec_new
,
.
mspdec
=
g98_mspdec_new
,
.
sec
=
g98_sec_new
,
.
sec
=
g98_sec_new
,
.
msvld
=
g98_msvld_new
,
.
msvld
=
g98_msvld_new
,
...
@@ -1091,7 +1091,7 @@ nva0_chipset = {
...
@@ -1091,7 +1091,7 @@ nva0_chipset = {
.
gr
=
gt200_gr_new
,
.
gr
=
gt200_gr_new
,
// .mpeg = g84_mpeg_new,
// .mpeg = g84_mpeg_new,
.
pm
=
gt200_pm_new
,
.
pm
=
gt200_pm_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
.
vp
=
g84_vp_new
,
.
vp
=
g84_vp_new
,
};
};
...
@@ -1125,7 +1125,7 @@ nva3_chipset = {
...
@@ -1125,7 +1125,7 @@ nva3_chipset = {
.
msppp
=
gt215_msppp_new
,
.
msppp
=
gt215_msppp_new
,
.
msvld
=
gt215_msvld_new
,
.
msvld
=
gt215_msvld_new
,
.
pm
=
gt215_pm_new
,
.
pm
=
gt215_pm_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1157,7 +1157,7 @@ nva5_chipset = {
...
@@ -1157,7 +1157,7 @@ nva5_chipset = {
.
msppp
=
gt215_msppp_new
,
.
msppp
=
gt215_msppp_new
,
.
msvld
=
gt215_msvld_new
,
.
msvld
=
gt215_msvld_new
,
.
pm
=
gt215_pm_new
,
.
pm
=
gt215_pm_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1189,7 +1189,7 @@ nva8_chipset = {
...
@@ -1189,7 +1189,7 @@ nva8_chipset = {
.
msppp
=
gt215_msppp_new
,
.
msppp
=
gt215_msppp_new
,
.
msvld
=
gt215_msvld_new
,
.
msvld
=
gt215_msvld_new
,
.
pm
=
gt215_pm_new
,
.
pm
=
gt215_pm_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1220,7 +1220,7 @@ nvaa_chipset = {
...
@@ -1220,7 +1220,7 @@ nvaa_chipset = {
.
msvld
=
g98_msvld_new
,
.
msvld
=
g98_msvld_new
,
.
pm
=
g84_pm_new
,
.
pm
=
g84_pm_new
,
.
sec
=
g98_sec_new
,
.
sec
=
g98_sec_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1251,7 +1251,7 @@ nvac_chipset = {
...
@@ -1251,7 +1251,7 @@ nvac_chipset = {
.
msvld
=
g98_msvld_new
,
.
msvld
=
g98_msvld_new
,
.
pm
=
g84_pm_new
,
.
pm
=
g84_pm_new
,
.
sec
=
g98_sec_new
,
.
sec
=
g98_sec_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1283,7 +1283,7 @@ nvaf_chipset = {
...
@@ -1283,7 +1283,7 @@ nvaf_chipset = {
.
msppp
=
gt215_msppp_new
,
.
msppp
=
gt215_msppp_new
,
.
msvld
=
mcp89_msvld_new
,
.
msvld
=
mcp89_msvld_new
,
.
pm
=
gt215_pm_new
,
.
pm
=
gt215_pm_new
,
//
.sw = nv50_sw_new,
.
sw
=
nv50_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1318,7 +1318,7 @@ nvc0_chipset = {
...
@@ -1318,7 +1318,7 @@ nvc0_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gf100_msvld_new
,
.
msvld
=
gf100_msvld_new
,
.
pm
=
gf100_pm_new
,
.
pm
=
gf100_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1352,7 +1352,7 @@ nvc1_chipset = {
...
@@ -1352,7 +1352,7 @@ nvc1_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gf100_msvld_new
,
.
msvld
=
gf100_msvld_new
,
.
pm
=
gf108_pm_new
,
.
pm
=
gf108_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1386,7 +1386,7 @@ nvc3_chipset = {
...
@@ -1386,7 +1386,7 @@ nvc3_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gf100_msvld_new
,
.
msvld
=
gf100_msvld_new
,
.
pm
=
gf100_pm_new
,
.
pm
=
gf100_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1421,7 +1421,7 @@ nvc4_chipset = {
...
@@ -1421,7 +1421,7 @@ nvc4_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gf100_msvld_new
,
.
msvld
=
gf100_msvld_new
,
.
pm
=
gf100_pm_new
,
.
pm
=
gf100_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1456,7 +1456,7 @@ nvc8_chipset = {
...
@@ -1456,7 +1456,7 @@ nvc8_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gf100_msvld_new
,
.
msvld
=
gf100_msvld_new
,
.
pm
=
gf100_pm_new
,
.
pm
=
gf100_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1491,7 +1491,7 @@ nvce_chipset = {
...
@@ -1491,7 +1491,7 @@ nvce_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gf100_msvld_new
,
.
msvld
=
gf100_msvld_new
,
.
pm
=
gf100_pm_new
,
.
pm
=
gf100_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1525,7 +1525,7 @@ nvcf_chipset = {
...
@@ -1525,7 +1525,7 @@ nvcf_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gf100_msvld_new
,
.
msvld
=
gf100_msvld_new
,
.
pm
=
gf100_pm_new
,
.
pm
=
gf100_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1557,7 +1557,7 @@ nvd7_chipset = {
...
@@ -1557,7 +1557,7 @@ nvd7_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gf100_msvld_new
,
.
msvld
=
gf100_msvld_new
,
.
pm
=
gf117_pm_new
,
.
pm
=
gf117_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1591,7 +1591,7 @@ nvd9_chipset = {
...
@@ -1591,7 +1591,7 @@ nvd9_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gf100_msvld_new
,
.
msvld
=
gf100_msvld_new
,
.
pm
=
gf117_pm_new
,
.
pm
=
gf117_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1627,7 +1627,7 @@ nve4_chipset = {
...
@@ -1627,7 +1627,7 @@ nve4_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gk104_msvld_new
,
.
msvld
=
gk104_msvld_new
,
.
pm
=
gk104_pm_new
,
.
pm
=
gk104_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1663,7 +1663,7 @@ nve6_chipset = {
...
@@ -1663,7 +1663,7 @@ nve6_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gk104_msvld_new
,
.
msvld
=
gk104_msvld_new
,
.
pm
=
gk104_pm_new
,
.
pm
=
gk104_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1699,7 +1699,7 @@ nve7_chipset = {
...
@@ -1699,7 +1699,7 @@ nve7_chipset = {
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gk104_msvld_new
,
.
msvld
=
gk104_msvld_new
,
.
pm
=
gk104_pm_new
,
.
pm
=
gk104_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1723,7 +1723,7 @@ nvea_chipset = {
...
@@ -1723,7 +1723,7 @@ nvea_chipset = {
.
fifo
=
gk20a_fifo_new
,
.
fifo
=
gk20a_fifo_new
,
.
gr
=
gk20a_gr_new
,
.
gr
=
gk20a_gr_new
,
.
pm
=
gk104_pm_new
,
.
pm
=
gk104_pm_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1758,7 +1758,7 @@ nvf0_chipset = {
...
@@ -1758,7 +1758,7 @@ nvf0_chipset = {
.
mspdec
=
gk104_mspdec_new
,
.
mspdec
=
gk104_mspdec_new
,
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gk104_msvld_new
,
.
msvld
=
gk104_msvld_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1793,7 +1793,7 @@ nvf1_chipset = {
...
@@ -1793,7 +1793,7 @@ nvf1_chipset = {
.
mspdec
=
gk104_mspdec_new
,
.
mspdec
=
gk104_mspdec_new
,
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gk104_msvld_new
,
.
msvld
=
gk104_msvld_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1828,7 +1828,7 @@ nv106_chipset = {
...
@@ -1828,7 +1828,7 @@ nv106_chipset = {
.
mspdec
=
gk104_mspdec_new
,
.
mspdec
=
gk104_mspdec_new
,
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gk104_msvld_new
,
.
msvld
=
gk104_msvld_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1863,7 +1863,7 @@ nv108_chipset = {
...
@@ -1863,7 +1863,7 @@ nv108_chipset = {
.
mspdec
=
gk104_mspdec_new
,
.
mspdec
=
gk104_mspdec_new
,
.
msppp
=
gf100_msppp_new
,
.
msppp
=
gf100_msppp_new
,
.
msvld
=
gk104_msvld_new
,
.
msvld
=
gk104_msvld_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1893,7 +1893,7 @@ nv117_chipset = {
...
@@ -1893,7 +1893,7 @@ nv117_chipset = {
.
dma
=
gf119_dma_new
,
.
dma
=
gf119_dma_new
,
.
fifo
=
gk208_fifo_new
,
.
fifo
=
gk208_fifo_new
,
.
gr
=
gm107_gr_new
,
.
gr
=
gm107_gr_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1922,7 +1922,7 @@ nv124_chipset = {
...
@@ -1922,7 +1922,7 @@ nv124_chipset = {
.
dma
=
gf119_dma_new
,
.
dma
=
gf119_dma_new
,
.
fifo
=
gm204_fifo_new
,
.
fifo
=
gm204_fifo_new
,
.
gr
=
gm204_gr_new
,
.
gr
=
gm204_gr_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1951,7 +1951,7 @@ nv126_chipset = {
...
@@ -1951,7 +1951,7 @@ nv126_chipset = {
.
dma
=
gf119_dma_new
,
.
dma
=
gf119_dma_new
,
.
fifo
=
gm204_fifo_new
,
.
fifo
=
gm204_fifo_new
,
.
gr
=
gm206_gr_new
,
.
gr
=
gm206_gr_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
static
const
struct
nvkm_device_chip
static
const
struct
nvkm_device_chip
...
@@ -1972,7 +1972,7 @@ nv12b_chipset = {
...
@@ -1972,7 +1972,7 @@ nv12b_chipset = {
.
dma
=
gf119_dma_new
,
.
dma
=
gf119_dma_new
,
.
fifo
=
gm20b_fifo_new
,
.
fifo
=
gm20b_fifo_new
,
.
gr
=
gm20b_gr_new
,
.
gr
=
gm20b_gr_new
,
//
.sw = gf100_sw_new,
.
sw
=
gf100_sw_new
,
};
};
#include <core/client.h>
#include <core/client.h>
...
...
drivers/gpu/drm/nouveau/nvkm/engine/device/gf100.c
View file @
6f41c7c5
...
@@ -28,31 +28,22 @@ gf100_identify(struct nvkm_device *device)
...
@@ -28,31 +28,22 @@ gf100_identify(struct nvkm_device *device)
{
{
switch
(
device
->
chipset
)
{
switch
(
device
->
chipset
)
{
case
0xc0
:
case
0xc0
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xc4
:
case
0xc4
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xc3
:
case
0xc3
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xce
:
case
0xce
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xcf
:
case
0xcf
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xc1
:
case
0xc1
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xc8
:
case
0xc8
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xd9
:
case
0xd9
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xd7
:
case
0xd7
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
default:
default:
return
-
EINVAL
;
return
-
EINVAL
;
...
...
drivers/gpu/drm/nouveau/nvkm/engine/device/gk104.c
View file @
6f41c7c5
...
@@ -28,28 +28,20 @@ gk104_identify(struct nvkm_device *device)
...
@@ -28,28 +28,20 @@ gk104_identify(struct nvkm_device *device)
{
{
switch
(
device
->
chipset
)
{
switch
(
device
->
chipset
)
{
case
0xe4
:
case
0xe4
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xe7
:
case
0xe7
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xe6
:
case
0xe6
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xea
:
case
0xea
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xf0
:
case
0xf0
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0xf1
:
case
0xf1
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0x106
:
case
0x106
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
case
0x108
:
case
0x108
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
default:
default:
return
-
EINVAL
;
return
-
EINVAL
;
...
...
drivers/gpu/drm/nouveau/nvkm/engine/device/gm100.c
View file @
6f41c7c5
...
@@ -31,7 +31,6 @@ gm100_identify(struct nvkm_device *device)
...
@@ -31,7 +31,6 @@ gm100_identify(struct nvkm_device *device)
#if 0
#if 0
#endif
#endif
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
#if 0
#if 0
#endif
#endif
#if 0
#if 0
...
@@ -44,7 +43,6 @@ gm100_identify(struct nvkm_device *device)
...
@@ -44,7 +43,6 @@ gm100_identify(struct nvkm_device *device)
#endif
#endif
#if 0
#if 0
#endif
#endif
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
#if 0
#if 0
#endif
#endif
break
;
break
;
...
@@ -55,13 +53,11 @@ gm100_identify(struct nvkm_device *device)
...
@@ -55,13 +53,11 @@ gm100_identify(struct nvkm_device *device)
#endif
#endif
#if 0
#if 0
#endif
#endif
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
#if 0
#if 0
#endif
#endif
break
;
break
;
case
0x12b
:
case
0x12b
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
gf100_sw_oclass
;
break
;
break
;
default:
default:
return
-
EINVAL
;
return
-
EINVAL
;
...
...
drivers/gpu/drm/nouveau/nvkm/engine/device/nv04.c
View file @
6f41c7c5
...
@@ -28,10 +28,8 @@ nv04_identify(struct nvkm_device *device)
...
@@ -28,10 +28,8 @@ nv04_identify(struct nvkm_device *device)
{
{
switch
(
device
->
chipset
)
{
switch
(
device
->
chipset
)
{
case
0x04
:
case
0x04
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv04_sw_oclass
;
break
;
break
;
case
0x05
:
case
0x05
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv04_sw_oclass
;
break
;
break
;
default:
default:
return
-
EINVAL
;
return
-
EINVAL
;
...
...
drivers/gpu/drm/nouveau/nvkm/engine/device/nv10.c
View file @
6f41c7c5
...
@@ -30,25 +30,18 @@ nv10_identify(struct nvkm_device *device)
...
@@ -30,25 +30,18 @@ nv10_identify(struct nvkm_device *device)
case
0x10
:
case
0x10
:
break
;
break
;
case
0x15
:
case
0x15
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
case
0x16
:
case
0x16
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
case
0x1a
:
case
0x1a
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
case
0x11
:
case
0x11
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
case
0x17
:
case
0x17
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
case
0x1f
:
case
0x1f
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
case
0x18
:
case
0x18
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
default:
default:
return
-
EINVAL
;
return
-
EINVAL
;
...
...
drivers/gpu/drm/nouveau/nvkm/engine/device/nv20.c
View file @
6f41c7c5
...
@@ -28,16 +28,12 @@ nv20_identify(struct nvkm_device *device)
...
@@ -28,16 +28,12 @@ nv20_identify(struct nvkm_device *device)
{
{
switch
(
device
->
chipset
)
{
switch
(
device
->
chipset
)
{
case
0x20
:
case
0x20
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
case
0x25
:
case
0x25
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
case
0x28
:
case
0x28
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
case
0x2a
:
case
0x2a
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
default:
default:
return
-
EINVAL
;
return
-
EINVAL
;
...
...
drivers/gpu/drm/nouveau/nvkm/engine/device/nv30.c
View file @
6f41c7c5
...
@@ -28,21 +28,16 @@ nv30_identify(struct nvkm_device *device)
...
@@ -28,21 +28,16 @@ nv30_identify(struct nvkm_device *device)
{
{
switch
(
device
->
chipset
)
{
switch
(
device
->
chipset
)
{
case
0x30
:
case
0x30
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
case
0x35
:
case
0x35
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
break
;
break
;
case
0x31
:
case
0x31
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv31_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv31_mpeg_oclass
;
break
;
break
;
case
0x36
:
case
0x36
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv31_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv31_mpeg_oclass
;
break
;
break
;
case
0x34
:
case
0x34
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv31_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv31_mpeg_oclass
;
break
;
break
;
default:
default:
...
...
drivers/gpu/drm/nouveau/nvkm/engine/device/nv40.c
View file @
6f41c7c5
...
@@ -28,67 +28,51 @@ nv40_identify(struct nvkm_device *device)
...
@@ -28,67 +28,51 @@ nv40_identify(struct nvkm_device *device)
{
{
switch
(
device
->
chipset
)
{
switch
(
device
->
chipset
)
{
case
0x40
:
case
0x40
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv40_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv40_mpeg_oclass
;
break
;
break
;
case
0x41
:
case
0x41
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv40_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv40_mpeg_oclass
;
break
;
break
;
case
0x42
:
case
0x42
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv40_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv40_mpeg_oclass
;
break
;
break
;
case
0x43
:
case
0x43
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv40_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv40_mpeg_oclass
;
break
;
break
;
case
0x45
:
case
0x45
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
case
0x47
:
case
0x47
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
case
0x49
:
case
0x49
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
case
0x4b
:
case
0x4b
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
case
0x44
:
case
0x44
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
case
0x46
:
case
0x46
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
case
0x4a
:
case
0x4a
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
case
0x4c
:
case
0x4c
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
case
0x4e
:
case
0x4e
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
case
0x63
:
case
0x63
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
case
0x67
:
case
0x67
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
case
0x68
:
case
0x68
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv10_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv44_mpeg_oclass
;
break
;
break
;
default:
default:
...
...
drivers/gpu/drm/nouveau/nvkm/engine/device/nv50.c
View file @
6f41c7c5
...
@@ -28,54 +28,40 @@ nv50_identify(struct nvkm_device *device)
...
@@ -28,54 +28,40 @@ nv50_identify(struct nvkm_device *device)
{
{
switch
(
device
->
chipset
)
{
switch
(
device
->
chipset
)
{
case
0x50
:
case
0x50
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv50_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
nv50_mpeg_oclass
;
break
;
break
;
case
0x84
:
case
0x84
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
break
;
break
;
case
0x86
:
case
0x86
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
break
;
break
;
case
0x92
:
case
0x92
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
break
;
break
;
case
0x94
:
case
0x94
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
break
;
break
;
case
0x96
:
case
0x96
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
break
;
break
;
case
0x98
:
case
0x98
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
break
;
break
;
case
0xa0
:
case
0xa0
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
break
;
break
;
case
0xaa
:
case
0xaa
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
break
;
break
;
case
0xac
:
case
0xac
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
break
;
break
;
case
0xa3
:
case
0xa3
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
device
->
oclass
[
NVDEV_ENGINE_MPEG
]
=
&
g84_mpeg_oclass
;
break
;
break
;
case
0xa5
:
case
0xa5
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
break
;
break
;
case
0xa8
:
case
0xa8
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
break
;
break
;
case
0xaf
:
case
0xaf
:
device
->
oclass
[
NVDEV_ENGINE_SW
]
=
nv50_sw_oclass
;
break
;
break
;
default:
default:
return
-
EINVAL
;
return
-
EINVAL
;
...
...
drivers/gpu/drm/nouveau/nvkm/engine/sw/base.c
View file @
6f41c7c5
...
@@ -82,26 +82,29 @@ nvkm_sw_cclass_get(struct nvkm_fifo_chan *fifoch,
...
@@ -82,26 +82,29 @@ nvkm_sw_cclass_get(struct nvkm_fifo_chan *fifoch,
return
sw
->
func
->
chan_new
(
sw
,
fifoch
,
oclass
,
pobject
);
return
sw
->
func
->
chan_new
(
sw
,
fifoch
,
oclass
,
pobject
);
}
}
static
void
*
nvkm_sw_dtor
(
struct
nvkm_engine
*
engine
)
{
return
nvkm_sw
(
engine
);
}
static
const
struct
nvkm_engine_func
static
const
struct
nvkm_engine_func
nvkm_sw
=
{
nvkm_sw
=
{
.
dtor
=
nvkm_sw_dtor
,
.
fifo
.
cclass
=
nvkm_sw_cclass_get
,
.
fifo
.
cclass
=
nvkm_sw_cclass_get
,
.
fifo
.
sclass
=
nvkm_sw_oclass_get
,
.
fifo
.
sclass
=
nvkm_sw_oclass_get
,
};
};
int
int
nvkm_sw_
ctor
(
struct
nvkm_object
*
parent
,
struct
nvkm_object
*
engin
e
,
nvkm_sw_
new_
(
const
struct
nvkm_sw_func
*
func
,
struct
nvkm_device
*
devic
e
,
struct
nvkm_oclass
*
oclass
,
int
length
,
void
**
pobject
)
int
index
,
struct
nvkm_sw
**
psw
)
{
{
struct
nvkm_sw
*
sw
;
struct
nvkm_sw
*
sw
;
int
ret
;
ret
=
nvkm_engine_create_
(
parent
,
engine
,
oclass
,
true
,
"sw"
,
if
(
!
(
sw
=
*
psw
=
kzalloc
(
sizeof
(
*
sw
),
GFP_KERNEL
)))
"sw"
,
length
,
pobject
);
return
-
ENOMEM
;
sw
=
*
pobject
;
if
(
ret
)
return
ret
;
sw
->
engine
.
func
=
&
nvkm_sw
;
INIT_LIST_HEAD
(
&
sw
->
chan
);
INIT_LIST_HEAD
(
&
sw
->
chan
);
return
0
;
sw
->
func
=
func
;
return
nvkm_engine_ctor
(
&
nvkm_sw
,
device
,
index
,
0
,
true
,
&
sw
->
engine
);
}
}
drivers/gpu/drm/nouveau/nvkm/engine/sw/gf100.c
View file @
6f41c7c5
...
@@ -140,7 +140,7 @@ gf100_sw_chan_new(struct nvkm_sw *sw, struct nvkm_fifo_chan *fifoch,
...
@@ -140,7 +140,7 @@ gf100_sw_chan_new(struct nvkm_sw *sw, struct nvkm_fifo_chan *fifoch,
******************************************************************************/
******************************************************************************/
static
const
struct
nvkm_sw_func
static
const
struct
nvkm_sw_func
gf100_sw
_func
=
{
gf100_sw
=
{
.
chan_new
=
gf100_sw_chan_new
,
.
chan_new
=
gf100_sw_chan_new
,
.
sclass
=
{
.
sclass
=
{
{
nvkm_nvsw_new
,
{
-
1
,
-
1
,
NVIF_IOCTL_NEW_V0_SW_GF100
}
},
{
nvkm_nvsw_new
,
{
-
1
,
-
1
,
NVIF_IOCTL_NEW_V0_SW_GF100
}
},
...
@@ -148,14 +148,8 @@ gf100_sw_func = {
...
@@ -148,14 +148,8 @@ gf100_sw_func = {
}
}
};
};
struct
nvkm_oclass
*
int
gf100_sw_oclass
=
&
(
struct
nv50_sw_oclass
)
{
gf100_sw_new
(
struct
nvkm_device
*
device
,
int
index
,
struct
nvkm_sw
**
psw
)
.
base
.
handle
=
NV_ENGINE
(
SW
,
0xc0
),
{
.
base
.
ofuncs
=
&
(
struct
nvkm_ofuncs
)
{
return
nvkm_sw_new_
(
&
gf100_sw
,
device
,
index
,
psw
);
.
ctor
=
nv50_sw_ctor
,
}
.
dtor
=
_nvkm_sw_dtor
,
.
init
=
_nvkm_sw_init
,
.
fini
=
_nvkm_sw_fini
,
},
.
func
=
&
gf100_sw_func
,
}.
base
;
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv04.c
View file @
6f41c7c5
...
@@ -122,12 +122,6 @@ nv04_sw_chan_new(struct nvkm_sw *sw, struct nvkm_fifo_chan *fifo,
...
@@ -122,12 +122,6 @@ nv04_sw_chan_new(struct nvkm_sw *sw, struct nvkm_fifo_chan *fifo,
* software engine/subdev functions
* software engine/subdev functions
******************************************************************************/
******************************************************************************/
void
nv04_sw_intr
(
struct
nvkm_subdev
*
subdev
)
{
nvkm_mask
(
subdev
->
device
,
0x000100
,
0x80000000
,
0x00000000
);
}
static
const
struct
nvkm_sw_func
static
const
struct
nvkm_sw_func
nv04_sw
=
{
nv04_sw
=
{
.
chan_new
=
nv04_sw_chan_new
,
.
chan_new
=
nv04_sw_chan_new
,
...
@@ -137,31 +131,8 @@ nv04_sw = {
...
@@ -137,31 +131,8 @@ nv04_sw = {
}
}
};
};
static
int
int
nv04_sw_ctor
(
struct
nvkm_object
*
parent
,
struct
nvkm_object
*
engine
,
nv04_sw_new
(
struct
nvkm_device
*
device
,
int
index
,
struct
nvkm_sw
**
psw
)
struct
nvkm_oclass
*
oclass
,
void
*
data
,
u32
size
,
struct
nvkm_object
**
pobject
)
{
{
struct
nvkm_sw
*
sw
;
return
nvkm_sw_new_
(
&
nv04_sw
,
device
,
index
,
psw
);
int
ret
;
ret
=
nvkm_sw_create
(
parent
,
engine
,
oclass
,
&
sw
);
*
pobject
=
nv_object
(
sw
);
if
(
ret
)
return
ret
;
sw
->
func
=
&
nv04_sw
;
nv_subdev
(
sw
)
->
intr
=
nv04_sw_intr
;
return
0
;
}
}
struct
nvkm_oclass
*
nv04_sw_oclass
=
&
(
struct
nvkm_oclass
)
{
.
handle
=
NV_ENGINE
(
SW
,
0x04
),
.
ofuncs
=
&
(
struct
nvkm_ofuncs
)
{
.
ctor
=
nv04_sw_ctor
,
.
dtor
=
_nvkm_sw_dtor
,
.
init
=
_nvkm_sw_init
,
.
fini
=
_nvkm_sw_fini
,
},
};
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv10.c
View file @
6f41c7c5
...
@@ -61,31 +61,8 @@ nv10_sw = {
...
@@ -61,31 +61,8 @@ nv10_sw = {
}
}
};
};
static
int
int
nv10_sw_ctor
(
struct
nvkm_object
*
parent
,
struct
nvkm_object
*
engine
,
nv10_sw_new
(
struct
nvkm_device
*
device
,
int
index
,
struct
nvkm_sw
**
psw
)
struct
nvkm_oclass
*
oclass
,
void
*
data
,
u32
size
,
struct
nvkm_object
**
pobject
)
{
{
struct
nvkm_sw
*
sw
;
return
nvkm_sw_new_
(
&
nv10_sw
,
device
,
index
,
psw
);
int
ret
;
ret
=
nvkm_sw_create
(
parent
,
engine
,
oclass
,
&
sw
);
*
pobject
=
nv_object
(
sw
);
if
(
ret
)
return
ret
;
sw
->
func
=
&
nv10_sw
;
nv_subdev
(
sw
)
->
intr
=
nv04_sw_intr
;
return
0
;
}
}
struct
nvkm_oclass
*
nv10_sw_oclass
=
&
(
struct
nvkm_oclass
)
{
.
handle
=
NV_ENGINE
(
SW
,
0x10
),
.
ofuncs
=
&
(
struct
nvkm_ofuncs
)
{
.
ctor
=
nv10_sw_ctor
,
.
dtor
=
_nvkm_sw_dtor
,
.
init
=
_nvkm_sw_init
,
.
fini
=
_nvkm_sw_fini
,
},
};
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv50.c
View file @
6f41c7c5
...
@@ -48,7 +48,7 @@ nv50_sw_chan_vblsem_release(struct nvkm_notify *notify)
...
@@ -48,7 +48,7 @@ nv50_sw_chan_vblsem_release(struct nvkm_notify *notify)
nvkm_wr32
(
device
,
0x001710
,
0x80000000
|
chan
->
vblank
.
ctxdma
);
nvkm_wr32
(
device
,
0x001710
,
0x80000000
|
chan
->
vblank
.
ctxdma
);
nvkm_bar_flush
(
device
->
bar
);
nvkm_bar_flush
(
device
->
bar
);
if
(
nv_device
(
sw
)
->
chipset
==
0x50
)
{
if
(
device
->
chipset
==
0x50
)
{
nvkm_wr32
(
device
,
0x001570
,
chan
->
vblank
.
offset
);
nvkm_wr32
(
device
,
0x001570
,
chan
->
vblank
.
offset
);
nvkm_wr32
(
device
,
0x001574
,
chan
->
vblank
.
value
);
nvkm_wr32
(
device
,
0x001574
,
chan
->
vblank
.
value
);
}
else
{
}
else
{
...
@@ -133,27 +133,8 @@ nv50_sw_chan_new(struct nvkm_sw *sw, struct nvkm_fifo_chan *fifoch,
...
@@ -133,27 +133,8 @@ nv50_sw_chan_new(struct nvkm_sw *sw, struct nvkm_fifo_chan *fifoch,
* software engine/subdev functions
* software engine/subdev functions
******************************************************************************/
******************************************************************************/
int
nv50_sw_ctor
(
struct
nvkm_object
*
parent
,
struct
nvkm_object
*
engine
,
struct
nvkm_oclass
*
oclass
,
void
*
data
,
u32
size
,
struct
nvkm_object
**
pobject
)
{
struct
nv50_sw_oclass
*
pclass
=
(
void
*
)
oclass
;
struct
nvkm_sw
*
sw
;
int
ret
;
ret
=
nvkm_sw_create
(
parent
,
engine
,
oclass
,
&
sw
);
*
pobject
=
nv_object
(
sw
);
if
(
ret
)
return
ret
;
sw
->
func
=
pclass
->
func
;
nv_subdev
(
sw
)
->
intr
=
nv04_sw_intr
;
return
0
;
}
static
const
struct
nvkm_sw_func
static
const
struct
nvkm_sw_func
nv50_sw
_func
=
{
nv50_sw
=
{
.
chan_new
=
nv50_sw_chan_new
,
.
chan_new
=
nv50_sw_chan_new
,
.
sclass
=
{
.
sclass
=
{
{
nvkm_nvsw_new
,
{
-
1
,
-
1
,
NVIF_IOCTL_NEW_V0_SW_NV50
}
},
{
nvkm_nvsw_new
,
{
-
1
,
-
1
,
NVIF_IOCTL_NEW_V0_SW_NV50
}
},
...
@@ -161,14 +142,8 @@ nv50_sw_func = {
...
@@ -161,14 +142,8 @@ nv50_sw_func = {
}
}
};
};
struct
nvkm_oclass
*
int
nv50_sw_oclass
=
&
(
struct
nv50_sw_oclass
)
{
nv50_sw_new
(
struct
nvkm_device
*
device
,
int
index
,
struct
nvkm_sw
**
psw
)
.
base
.
handle
=
NV_ENGINE
(
SW
,
0x50
),
{
.
base
.
ofuncs
=
&
(
struct
nvkm_ofuncs
)
{
return
nvkm_sw_new_
(
&
nv50_sw
,
device
,
index
,
psw
);
.
ctor
=
nv50_sw_ctor
,
}
.
dtor
=
_nvkm_sw_dtor
,
.
init
=
_nvkm_sw_init
,
.
fini
=
_nvkm_sw_fini
,
},
.
func
=
&
nv50_sw_func
,
}.
base
;
drivers/gpu/drm/nouveau/nvkm/engine/sw/nv50.h
View file @
6f41c7c5
...
@@ -6,21 +6,6 @@
...
@@ -6,21 +6,6 @@
#include "nvsw.h"
#include "nvsw.h"
#include <core/notify.h>
#include <core/notify.h>
struct
nv50_sw_oclass
{
struct
nvkm_oclass
base
;
const
struct
nvkm_sw_func
*
func
;
};
int
nv50_sw_ctor
(
struct
nvkm_object
*
,
struct
nvkm_object
*
,
struct
nvkm_oclass
*
,
void
*
,
u32
,
struct
nvkm_object
**
);
struct
nv50_sw_cclass
{
struct
nvkm_oclass
base
;
int
(
*
vblank
)(
struct
nvkm_notify
*
);
const
struct
nvkm_sw_chan_func
*
chan
;
};
struct
nv50_sw_chan
{
struct
nv50_sw_chan
{
struct
nvkm_sw_chan
base
;
struct
nvkm_sw_chan
base
;
struct
{
struct
{
...
...
drivers/gpu/drm/nouveau/nvkm/engine/sw/nvsw.c
View file @
6f41c7c5
...
@@ -27,18 +27,19 @@
...
@@ -27,18 +27,19 @@
#include <nvif/class.h>
#include <nvif/class.h>
static
int
static
int
nvkm_nvsw_mthd_
(
struct
nvkm_object
*
base
,
u32
mthd
,
void
*
data
,
u32
size
)
nvkm_nvsw_mthd_
(
struct
nvkm_object
*
object
,
u32
mthd
,
void
*
data
,
u32
size
)
{
{
struct
nvkm_nvsw
*
nvsw
=
nvkm_nvsw
(
base
);
struct
nvkm_nvsw
*
nvsw
=
nvkm_nvsw
(
object
);
if
(
nvsw
->
func
->
mthd
)
if
(
nvsw
->
func
->
mthd
)
return
nvsw
->
func
->
mthd
(
nvsw
,
mthd
,
data
,
size
);
return
nvsw
->
func
->
mthd
(
nvsw
,
mthd
,
data
,
size
);
return
-
ENODEV
;
return
-
ENODEV
;
}
}
static
int
static
int
nvkm_nvsw_ntfy_
(
struct
nvkm_object
*
base
,
u32
mthd
,
struct
nvkm_event
**
pevent
)
nvkm_nvsw_ntfy_
(
struct
nvkm_object
*
object
,
u32
mthd
,
struct
nvkm_event
**
pevent
)
{
{
struct
nvkm_nvsw
*
nvsw
=
nvkm_nvsw
(
base
);
struct
nvkm_nvsw
*
nvsw
=
nvkm_nvsw
(
object
);
switch
(
mthd
)
{
switch
(
mthd
)
{
case
NVSW_NTFY_UEVENT
:
case
NVSW_NTFY_UEVENT
:
*
pevent
=
&
nvsw
->
chan
->
event
;
*
pevent
=
&
nvsw
->
chan
->
event
;
...
...
drivers/gpu/drm/nouveau/nvkm/engine/sw/priv.h
View file @
6f41c7c5
...
@@ -4,6 +4,9 @@
...
@@ -4,6 +4,9 @@
#include <engine/sw.h>
#include <engine/sw.h>
struct
nvkm_sw_chan
;
struct
nvkm_sw_chan
;
int
nvkm_sw_new_
(
const
struct
nvkm_sw_func
*
,
struct
nvkm_device
*
,
int
index
,
struct
nvkm_sw
**
);
struct
nvkm_sw_chan_sclass
{
struct
nvkm_sw_chan_sclass
{
int
(
*
ctor
)(
struct
nvkm_sw_chan
*
,
const
struct
nvkm_oclass
*
,
int
(
*
ctor
)(
struct
nvkm_sw_chan
*
,
const
struct
nvkm_oclass
*
,
void
*
data
,
u32
size
,
struct
nvkm_object
**
);
void
*
data
,
u32
size
,
struct
nvkm_object
**
);
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment