Commit 6ff4fd05 authored by ling.ma@intel.com's avatar ling.ma@intel.com Committed by Eric Anholt

drm/i915: Set SSC frequency for 8xx chips correctly

All 8xx class chips have the 66/48 split, not just 855.
Signed-off-by: default avatarMa Ling <ling.ma@intel.com>
Reviewed-by: default avatarJesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: default avatarEric Anholt <eric@anholt.net>
parent 7662c8bd
...@@ -195,10 +195,12 @@ parse_general_features(struct drm_i915_private *dev_priv, ...@@ -195,10 +195,12 @@ parse_general_features(struct drm_i915_private *dev_priv,
dev_priv->lvds_use_ssc = general->enable_ssc; dev_priv->lvds_use_ssc = general->enable_ssc;
if (dev_priv->lvds_use_ssc) { if (dev_priv->lvds_use_ssc) {
if (IS_I855(dev_priv->dev)) if (IS_I85X(dev_priv->dev))
dev_priv->lvds_ssc_freq = general->ssc_freq ? 66 : 48; dev_priv->lvds_ssc_freq =
else general->ssc_freq ? 66 : 48;
dev_priv->lvds_ssc_freq = general->ssc_freq ? 100 : 96; else
dev_priv->lvds_ssc_freq =
general->ssc_freq ? 100 : 96;
} }
} }
} }
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment