Commit 8910d8b7 authored by Andrzej Hajda's avatar Andrzej Hajda Committed by Jani Nikula

drm/i915/display/interfaces: use intel_de_rmw if possible

The helper makes the code more compact and readable.
Signed-off-by: default avatarAndrzej Hajda <andrzej.hajda@intel.com>
Reviewed-by: default avatarRodrigo Vivi <rodrigo.vivi@intel.com>
Signed-off-by: default avatarJani Nikula <jani.nikula@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20230105131046.2173431-8-andrzej.hajda@intel.com
parent aa80b2b1
...@@ -644,19 +644,14 @@ int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder, ...@@ -644,19 +644,14 @@ int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
struct drm_i915_private *dev_priv = to_i915(dev); struct drm_i915_private *dev_priv = to_i915(dev);
intel_wakeref_t wakeref; intel_wakeref_t wakeref;
int ret = 0; int ret = 0;
u32 tmp;
wakeref = intel_display_power_get_if_enabled(dev_priv, wakeref = intel_display_power_get_if_enabled(dev_priv,
intel_encoder->power_domain); intel_encoder->power_domain);
if (drm_WARN_ON(dev, !wakeref)) if (drm_WARN_ON(dev, !wakeref))
return -ENXIO; return -ENXIO;
tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder)); intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
if (enable) hdcp_mask, enable ? hdcp_mask : 0);
tmp |= hdcp_mask;
else
tmp &= ~hdcp_mask;
intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref); intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
return ret; return ret;
} }
...@@ -2200,15 +2195,13 @@ static void intel_ddi_enable_fec(struct intel_encoder *encoder, ...@@ -2200,15 +2195,13 @@ static void intel_ddi_enable_fec(struct intel_encoder *encoder,
{ {
struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
struct intel_dp *intel_dp; struct intel_dp *intel_dp;
u32 val;
if (!crtc_state->fec_enable) if (!crtc_state->fec_enable)
return; return;
intel_dp = enc_to_intel_dp(encoder); intel_dp = enc_to_intel_dp(encoder);
val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state)); intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
val |= DP_TP_CTL_FEC_ENABLE; 0, DP_TP_CTL_FEC_ENABLE);
intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
} }
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder, static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
...@@ -2216,15 +2209,13 @@ static void intel_ddi_disable_fec_state(struct intel_encoder *encoder, ...@@ -2216,15 +2209,13 @@ static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
{ {
struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
struct intel_dp *intel_dp; struct intel_dp *intel_dp;
u32 val;
if (!crtc_state->fec_enable) if (!crtc_state->fec_enable)
return; return;
intel_dp = enc_to_intel_dp(encoder); intel_dp = enc_to_intel_dp(encoder);
val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state)); intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
val &= ~DP_TP_CTL_FEC_ENABLE; DP_TP_CTL_FEC_ENABLE, 0);
intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state)); intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
} }
...@@ -2622,12 +2613,10 @@ static void intel_disable_ddi_buf(struct intel_encoder *encoder, ...@@ -2622,12 +2613,10 @@ static void intel_disable_ddi_buf(struct intel_encoder *encoder,
wait = true; wait = true;
} }
if (intel_crtc_has_dp_encoder(crtc_state)) { if (intel_crtc_has_dp_encoder(crtc_state))
val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state)); intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK); DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK,
val |= DP_TP_CTL_LINK_TRAIN_PAT1; DP_TP_CTL_LINK_TRAIN_PAT1);
intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
}
/* Disable FEC in DP Sink */ /* Disable FEC in DP Sink */
intel_ddi_disable_fec_state(encoder, crtc_state); intel_ddi_disable_fec_state(encoder, crtc_state);
...@@ -2660,15 +2649,10 @@ static void intel_ddi_post_disable_dp(struct intel_atomic_state *state, ...@@ -2660,15 +2649,10 @@ static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
if (DISPLAY_VER(dev_priv) >= 12) { if (DISPLAY_VER(dev_priv) >= 12) {
if (is_mst) { if (is_mst) {
enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder; enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
u32 val;
val = intel_de_read(dev_priv, intel_de_rmw(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
TRANS_DDI_FUNC_CTL(cpu_transcoder)); TGL_TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK,
val &= ~(TGL_TRANS_DDI_PORT_MASK | 0);
TRANS_DDI_MODE_SELECT_MASK);
intel_de_write(dev_priv,
TRANS_DDI_FUNC_CTL(cpu_transcoder),
val);
} }
} else { } else {
if (!is_mst) if (!is_mst)
...@@ -3222,12 +3206,9 @@ static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp, ...@@ -3222,12 +3206,9 @@ static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base; struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
enum port port = encoder->port; enum port port = encoder->port;
u32 val;
val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state)); intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
val &= ~DP_TP_CTL_LINK_TRAIN_MASK; DP_TP_CTL_LINK_TRAIN_MASK, DP_TP_CTL_LINK_TRAIN_IDLE);
val |= DP_TP_CTL_LINK_TRAIN_IDLE;
intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
/* /*
* Until TGL on PORT_A we can have only eDP in SST mode. There the only * Until TGL on PORT_A we can have only eDP in SST mode. There the only
......
...@@ -366,8 +366,7 @@ void intel_fdi_normal_train(struct intel_crtc *crtc) ...@@ -366,8 +366,7 @@ void intel_fdi_normal_train(struct intel_crtc *crtc)
/* IVB wants error correction enabled */ /* IVB wants error correction enabled */
if (IS_IVYBRIDGE(dev_priv)) if (IS_IVYBRIDGE(dev_priv))
intel_de_write(dev_priv, reg, intel_de_rmw(dev_priv, reg, 0, FDI_FS_ERRC_ENABLE | FDI_FE_ERRC_ENABLE);
intel_de_read(dev_priv, reg) | FDI_FS_ERRC_ENABLE | FDI_FE_ERRC_ENABLE);
} }
/* The FDI link training functions for ILK/Ibexpeak. */ /* The FDI link training functions for ILK/Ibexpeak. */
......
...@@ -215,41 +215,23 @@ intel_gmbus_reset(struct drm_i915_private *i915) ...@@ -215,41 +215,23 @@ intel_gmbus_reset(struct drm_i915_private *i915)
static void pnv_gmbus_clock_gating(struct drm_i915_private *i915, static void pnv_gmbus_clock_gating(struct drm_i915_private *i915,
bool enable) bool enable)
{ {
u32 val;
/* When using bit bashing for I2C, this bit needs to be set to 1 */ /* When using bit bashing for I2C, this bit needs to be set to 1 */
val = intel_de_read(i915, DSPCLK_GATE_D(i915)); intel_de_rmw(i915, DSPCLK_GATE_D(i915), PNV_GMBUSUNIT_CLOCK_GATE_DISABLE,
if (!enable) !enable ? PNV_GMBUSUNIT_CLOCK_GATE_DISABLE : 0);
val |= PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
else
val &= ~PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
intel_de_write(i915, DSPCLK_GATE_D(i915), val);
} }
static void pch_gmbus_clock_gating(struct drm_i915_private *i915, static void pch_gmbus_clock_gating(struct drm_i915_private *i915,
bool enable) bool enable)
{ {
u32 val; intel_de_rmw(i915, SOUTH_DSPCLK_GATE_D, PCH_GMBUSUNIT_CLOCK_GATE_DISABLE,
!enable ? PCH_GMBUSUNIT_CLOCK_GATE_DISABLE : 0);
val = intel_de_read(i915, SOUTH_DSPCLK_GATE_D);
if (!enable)
val |= PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
else
val &= ~PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
intel_de_write(i915, SOUTH_DSPCLK_GATE_D, val);
} }
static void bxt_gmbus_clock_gating(struct drm_i915_private *i915, static void bxt_gmbus_clock_gating(struct drm_i915_private *i915,
bool enable) bool enable)
{ {
u32 val; intel_de_rmw(i915, GEN9_CLKGATE_DIS_4, BXT_GMBUS_GATING_DIS,
!enable ? BXT_GMBUS_GATING_DIS : 0);
val = intel_de_read(i915, GEN9_CLKGATE_DIS_4);
if (!enable)
val |= BXT_GMBUS_GATING_DIS;
else
val &= ~BXT_GMBUS_GATING_DIS;
intel_de_write(i915, GEN9_CLKGATE_DIS_4, val);
} }
static u32 get_reserved(struct intel_gmbus *bus) static u32 get_reserved(struct intel_gmbus *bus)
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment