Commit a2b2012e authored by Douglas Anderson's avatar Douglas Anderson Committed by Heiko Stuebner

ARM: dts: rockchip: Fix gic/efuse sort ordering for rk3288

It can be seen that 0xffb40000 < 0xffc01000, thus efuse comes first.
Signed-off-by: default avatarDouglas Anderson <dianders@chromium.org>
Signed-off-by: default avatarHeiko Stuebner <heiko@sntech.de>
parent a008eae6
...@@ -1379,19 +1379,6 @@ qos_hevc_w: qos@ffaf0080 { ...@@ -1379,19 +1379,6 @@ qos_hevc_w: qos@ffaf0080 {
reg = <0x0 0xffaf0080 0x0 0x20>; reg = <0x0 0xffaf0080 0x0 0x20>;
}; };
gic: interrupt-controller@ffc01000 {
compatible = "arm,gic-400";
interrupt-controller;
#interrupt-cells = <3>;
#address-cells = <0>;
reg = <0x0 0xffc01000 0x0 0x1000>,
<0x0 0xffc02000 0x0 0x2000>,
<0x0 0xffc04000 0x0 0x2000>,
<0x0 0xffc06000 0x0 0x2000>;
interrupts = <GIC_PPI 9 0xf04>;
};
efuse: efuse@ffb40000 { efuse: efuse@ffb40000 {
compatible = "rockchip,rk3288-efuse"; compatible = "rockchip,rk3288-efuse";
reg = <0x0 0xffb40000 0x0 0x20>; reg = <0x0 0xffb40000 0x0 0x20>;
...@@ -1405,6 +1392,19 @@ cpu_leakage: cpu_leakage@17 { ...@@ -1405,6 +1392,19 @@ cpu_leakage: cpu_leakage@17 {
}; };
}; };
gic: interrupt-controller@ffc01000 {
compatible = "arm,gic-400";
interrupt-controller;
#interrupt-cells = <3>;
#address-cells = <0>;
reg = <0x0 0xffc01000 0x0 0x1000>,
<0x0 0xffc02000 0x0 0x2000>,
<0x0 0xffc04000 0x0 0x2000>,
<0x0 0xffc06000 0x0 0x2000>;
interrupts = <GIC_PPI 9 0xf04>;
};
pinctrl: pinctrl { pinctrl: pinctrl {
compatible = "rockchip,rk3288-pinctrl"; compatible = "rockchip,rk3288-pinctrl";
rockchip,grf = <&grf>; rockchip,grf = <&grf>;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment