Commit a91b2e69 authored by Ritesh Harjani's avatar Ritesh Harjani Committed by Andy Gross

ARM: dts: Add xo to sdhc clock node on qcom platforms

Add xo entry to sdhc clock node on all qcom platforms.
Signed-off-by: default avatarRitesh Harjani <riteshh@codeaurora.org>
Signed-off-by: default avatarAndy Gross <andy.gross@linaro.org>
parent d4714a5a
...@@ -182,13 +182,13 @@ cpu-pmu { ...@@ -182,13 +182,13 @@ cpu-pmu {
}; };
clocks { clocks {
xo_board { xo_board: xo_board {
compatible = "fixed-clock"; compatible = "fixed-clock";
#clock-cells = <0>; #clock-cells = <0>;
clock-frequency = <19200000>; clock-frequency = <19200000>;
}; };
sleep_clk { sleep_clk: sleep_clk {
compatible = "fixed-clock"; compatible = "fixed-clock";
#clock-cells = <0>; #clock-cells = <0>;
clock-frequency = <32768>; clock-frequency = <32768>;
...@@ -416,8 +416,10 @@ sdhci@f9824900 { ...@@ -416,8 +416,10 @@ sdhci@f9824900 {
reg-names = "hc_mem", "core_mem"; reg-names = "hc_mem", "core_mem";
interrupts = <0 123 0>, <0 138 0>; interrupts = <0 123 0>, <0 138 0>;
interrupt-names = "hc_irq", "pwr_irq"; interrupt-names = "hc_irq", "pwr_irq";
clocks = <&gcc GCC_SDCC1_APPS_CLK>, <&gcc GCC_SDCC1_AHB_CLK>; clocks = <&gcc GCC_SDCC1_APPS_CLK>,
clock-names = "core", "iface"; <&gcc GCC_SDCC1_AHB_CLK>,
<&xo_board>;
clock-names = "core", "iface", "xo";
status = "disabled"; status = "disabled";
}; };
...@@ -427,8 +429,10 @@ sdhci@f98a4900 { ...@@ -427,8 +429,10 @@ sdhci@f98a4900 {
reg-names = "hc_mem", "core_mem"; reg-names = "hc_mem", "core_mem";
interrupts = <0 125 0>, <0 221 0>; interrupts = <0 125 0>, <0 221 0>;
interrupt-names = "hc_irq", "pwr_irq"; interrupt-names = "hc_irq", "pwr_irq";
clocks = <&gcc GCC_SDCC2_APPS_CLK>, <&gcc GCC_SDCC2_AHB_CLK>; clocks = <&gcc GCC_SDCC2_APPS_CLK>,
clock-names = "core", "iface"; <&gcc GCC_SDCC2_AHB_CLK>,
<&xo_board>;
clock-names = "core", "iface", "xo";
status = "disabled"; status = "disabled";
}; };
......
...@@ -220,13 +220,13 @@ cpu-pmu { ...@@ -220,13 +220,13 @@ cpu-pmu {
}; };
clocks { clocks {
xo_board { xo_board: xo_board {
compatible = "fixed-clock"; compatible = "fixed-clock";
#clock-cells = <0>; #clock-cells = <0>;
clock-frequency = <19200000>; clock-frequency = <19200000>;
}; };
sleep_clk { sleep_clk: sleep_clk {
compatible = "fixed-clock"; compatible = "fixed-clock";
#clock-cells = <0>; #clock-cells = <0>;
clock-frequency = <32768>; clock-frequency = <32768>;
...@@ -558,8 +558,10 @@ sdhci@f9824900 { ...@@ -558,8 +558,10 @@ sdhci@f9824900 {
reg-names = "hc_mem", "core_mem"; reg-names = "hc_mem", "core_mem";
interrupts = <0 123 0>, <0 138 0>; interrupts = <0 123 0>, <0 138 0>;
interrupt-names = "hc_irq", "pwr_irq"; interrupt-names = "hc_irq", "pwr_irq";
clocks = <&gcc GCC_SDCC1_APPS_CLK>, <&gcc GCC_SDCC1_AHB_CLK>; clocks = <&gcc GCC_SDCC1_APPS_CLK>,
clock-names = "core", "iface"; <&gcc GCC_SDCC1_AHB_CLK>,
<&xo_board>;
clock-names = "core", "iface", "xo";
status = "disabled"; status = "disabled";
}; };
...@@ -569,8 +571,10 @@ sdhci@f98a4900 { ...@@ -569,8 +571,10 @@ sdhci@f98a4900 {
reg-names = "hc_mem", "core_mem"; reg-names = "hc_mem", "core_mem";
interrupts = <0 125 0>, <0 221 0>; interrupts = <0 125 0>, <0 221 0>;
interrupt-names = "hc_irq", "pwr_irq"; interrupt-names = "hc_irq", "pwr_irq";
clocks = <&gcc GCC_SDCC2_APPS_CLK>, <&gcc GCC_SDCC2_AHB_CLK>; clocks = <&gcc GCC_SDCC2_APPS_CLK>,
clock-names = "core", "iface"; <&gcc GCC_SDCC2_AHB_CLK>,
<&xo_board>;
clock-names = "core", "iface", "xo";
status = "disabled"; status = "disabled";
}; };
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment