Commit b0a4546d authored by Quentin Schulz's avatar Quentin Schulz Committed by Jonathan Cameron

iio: adc: rockchip_saradc: fix bitmask for channels on SARADCv2

The SARADCv2 on RK3588 (the only SoC currently supported that has an
SARADCv2) selects the channel through the channel_sel bitfield which is
the 4 lowest bits, therefore the mask should be GENMASK(3, 0) and not
GENMASK(15, 0).

Fixes: 757953f8 ("iio: adc: rockchip_saradc: Add support for RK3588")
Signed-off-by: default avatarQuentin Schulz <quentin.schulz@theobroma-systems.com>
Reviewed-by: default avatarHeiko Stuebner <heiko@sntech.de>
Reviewed-by: default avatarAndy Shevchenko <andy.shevchenko@gmail.com>
Link: https://lore.kernel.org/r/20240223-saradcv2-chan-mask-v1-1-84b06a0f623a@theobroma-systems.com
Cc: <Stable@vger.kernel.org>
Signed-off-by: default avatarJonathan Cameron <Jonathan.Cameron@huawei.com>
parent b8b39334
...@@ -52,7 +52,7 @@ ...@@ -52,7 +52,7 @@
#define SARADC2_START BIT(4) #define SARADC2_START BIT(4)
#define SARADC2_SINGLE_MODE BIT(5) #define SARADC2_SINGLE_MODE BIT(5)
#define SARADC2_CONV_CHANNELS GENMASK(15, 0) #define SARADC2_CONV_CHANNELS GENMASK(3, 0)
struct rockchip_saradc; struct rockchip_saradc;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment