Commit bb21803e authored by Simon Horman's avatar Simon Horman

ARM: dts: r8a7791: add soc node

Add soc node to represent the bus and move all nodes with a base address
into this node. This is consistent with handling of R-Car Gen3, RZ/G1, and
R-Car V2H (R8A77920) SoCs upstream. It is intended to migrate other R-Car
Gen2 SoCs to this scheme.

The ordering is derived from simply moving each node with an address up to
before any nodes without a base address that occur before the soc node.  To
improve maintainability follow-up patches will sort subnodes of both the
new soc node and the root node.

This patch should not introduce any functional change.
Signed-off-by: default avatarSimon Horman <horms+renesas@verge.net.au>
Reviewed-by: default avatarGeert Uytterhoeven <geert+renesas@glider.be>
parent 5025c78b
...@@ -17,7 +17,6 @@ ...@@ -17,7 +17,6 @@
/ { / {
compatible = "renesas,r8a7791"; compatible = "renesas,r8a7791";
interrupt-parent = <&gic>;
#address-cells = <2>; #address-cells = <2>;
#size-cells = <2>; #size-cells = <2>;
...@@ -102,1066 +101,1579 @@ cooling-maps { ...@@ -102,1066 +101,1579 @@ cooling-maps {
}; };
}; };
apmu@e6152000 { soc {
compatible = "renesas,r8a7791-apmu", "renesas,apmu"; compatible = "simple-bus";
reg = <0 0xe6152000 0 0x188>; interrupt-parent = <&gic>;
cpus = <&cpu0 &cpu1>;
};
gic: interrupt-controller@f1001000 { #address-cells = <2>;
compatible = "arm,gic-400"; #size-cells = <2>;
#interrupt-cells = <3>; ranges;
#address-cells = <0>;
interrupt-controller; gpio0: gpio@e6050000 {
reg = <0 0xf1001000 0 0x1000>, compatible = "renesas,gpio-r8a7791",
<0 0xf1002000 0 0x2000>, "renesas,rcar-gen2-gpio";
<0 0xf1004000 0 0x2000>, reg = <0 0xe6050000 0 0x50>;
<0 0xf1006000 0 0x2000>; interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; #gpio-cells = <2>;
clocks = <&cpg CPG_MOD 408>; gpio-controller;
clock-names = "clk"; gpio-ranges = <&pfc 0 0 32>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; #interrupt-cells = <2>;
resets = <&cpg 408>; interrupt-controller;
}; clocks = <&cpg CPG_MOD 912>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 912>;
};
gpio0: gpio@e6050000 { gpio1: gpio@e6051000 {
compatible = "renesas,gpio-r8a7791", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7791",
reg = <0 0xe6050000 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6051000 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 0 32>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 32 26>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 912>; interrupt-controller;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 911>;
resets = <&cpg 912>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 911>;
};
gpio1: gpio@e6051000 { gpio2: gpio@e6052000 {
compatible = "renesas,gpio-r8a7791", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7791",
reg = <0 0xe6051000 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6052000 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 32 26>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 64 32>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 911>; interrupt-controller;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 910>;
resets = <&cpg 911>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 910>;
};
gpio2: gpio@e6052000 { gpio3: gpio@e6053000 {
compatible = "renesas,gpio-r8a7791", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7791",
reg = <0 0xe6052000 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6053000 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 64 32>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 96 32>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 910>; interrupt-controller;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 909>;
resets = <&cpg 910>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 909>;
};
gpio3: gpio@e6053000 { gpio4: gpio@e6054000 {
compatible = "renesas,gpio-r8a7791", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7791",
reg = <0 0xe6053000 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6054000 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 96 32>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 128 32>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 909>; interrupt-controller;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 908>;
resets = <&cpg 909>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 908>;
};
gpio4: gpio@e6054000 { gpio5: gpio@e6055000 {
compatible = "renesas,gpio-r8a7791", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7791",
reg = <0 0xe6054000 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6055000 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 128 32>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 160 32>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 908>; interrupt-controller;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 907>;
resets = <&cpg 908>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 907>;
};
gpio5: gpio@e6055000 { gpio6: gpio@e6055400 {
compatible = "renesas,gpio-r8a7791", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7791",
reg = <0 0xe6055000 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6055400 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 160 32>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 192 32>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 907>; interrupt-controller;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 905>;
resets = <&cpg 907>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 905>;
};
gpio6: gpio@e6055400 { gpio7: gpio@e6055800 {
compatible = "renesas,gpio-r8a7791", "renesas,rcar-gen2-gpio"; compatible = "renesas,gpio-r8a7791",
reg = <0 0xe6055400 0 0x50>; "renesas,rcar-gen2-gpio";
interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6055800 0 0x50>;
#gpio-cells = <2>; interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller; #gpio-cells = <2>;
gpio-ranges = <&pfc 0 192 32>; gpio-controller;
#interrupt-cells = <2>; gpio-ranges = <&pfc 0 224 26>;
interrupt-controller; #interrupt-cells = <2>;
clocks = <&cpg CPG_MOD 905>; interrupt-controller;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 904>;
resets = <&cpg 905>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 904>;
};
gpio7: gpio@e6055800 { pfc: pin-controller@e6060000 {
compatible = "renesas,gpio-r8a7791", "renesas,rcar-gen2-gpio"; compatible = "renesas,pfc-r8a7791";
reg = <0 0xe6055800 0 0x50>; reg = <0 0xe6060000 0 0x250>;
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; };
#gpio-cells = <2>;
gpio-controller;
gpio-ranges = <&pfc 0 224 26>;
#interrupt-cells = <2>;
interrupt-controller;
clocks = <&cpg CPG_MOD 904>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 904>;
};
thermal: thermal@e61f0000 { cpg: clock-controller@e6150000 {
compatible = "renesas,thermal-r8a7791", compatible = "renesas,r8a7791-cpg-mssr";
"renesas,rcar-gen2-thermal", reg = <0 0xe6150000 0 0x1000>;
"renesas,rcar-thermal"; clocks = <&extal_clk>, <&usb_extal_clk>;
reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>; clock-names = "extal", "usb_extal";
interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; #clock-cells = <2>;
clocks = <&cpg CPG_MOD 522>; #power-domain-cells = <0>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; #reset-cells = <1>;
resets = <&cpg 522>; };
#thermal-sensor-cells = <0>;
};
timer { apmu@e6152000 {
compatible = "arm,armv7-timer"; compatible = "renesas,r8a7791-apmu", "renesas,apmu";
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, reg = <0 0xe6152000 0 0x188>;
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, cpus = <&cpu0 &cpu1>;
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, };
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
};
cmt0: timer@ffca0000 { rst: reset-controller@e6160000 {
compatible = "renesas,r8a7791-cmt0", "renesas,rcar-gen2-cmt0"; compatible = "renesas,r8a7791-rst";
reg = <0 0xffca0000 0 0x1004>; reg = <0 0xe6160000 0 0x0100>;
interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, };
<GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 124>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 124>;
status = "disabled";
};
cmt1: timer@e6130000 { sysc: system-controller@e6180000 {
compatible = "renesas,r8a7791-cmt1", "renesas,rcar-gen2-cmt1"; compatible = "renesas,r8a7791-sysc";
reg = <0 0xe6130000 0 0x1004>; reg = <0 0xe6180000 0 0x0200>;
interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, #power-domain-cells = <1>;
<GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, };
<GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 329>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 329>;
status = "disabled";
};
irqc0: interrupt-controller@e61c0000 { irqc0: interrupt-controller@e61c0000 {
compatible = "renesas,irqc-r8a7791", "renesas,irqc"; compatible = "renesas,irqc-r8a7791", "renesas,irqc";
#interrupt-cells = <2>; #interrupt-cells = <2>;
interrupt-controller; interrupt-controller;
reg = <0 0xe61c0000 0 0x200>; reg = <0 0xe61c0000 0 0x200>;
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 407>; clocks = <&cpg CPG_MOD 407>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 407>; resets = <&cpg 407>;
}; };
dmac0: dma-controller@e6700000 { thermal: thermal@e61f0000 {
compatible = "renesas,dmac-r8a7791", "renesas,rcar-dmac"; compatible = "renesas,thermal-r8a7791",
reg = <0 0xe6700000 0 0x20000>; "renesas,rcar-gen2-thermal",
interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH "renesas,rcar-thermal";
GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>;
GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH clocks = <&cpg CPG_MOD 522>;
GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH resets = <&cpg 522>;
GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH #thermal-sensor-cells = <0>;
GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH };
GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12", "ch13", "ch14";
clocks = <&cpg CPG_MOD 219>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 219>;
#dma-cells = <1>;
dma-channels = <15>;
};
dmac1: dma-controller@e6720000 { ipmmu_sy0: mmu@e6280000 {
compatible = "renesas,dmac-r8a7791", "renesas,rcar-dmac"; compatible = "renesas,ipmmu-r8a7791",
reg = <0 0xe6720000 0 0x20000>; "renesas,ipmmu-vmsa";
interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH reg = <0 0xe6280000 0 0x1000>;
GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH #iommu-cells = <1>;
GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH status = "disabled";
GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH };
GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12", "ch13", "ch14";
clocks = <&cpg CPG_MOD 218>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 218>;
#dma-cells = <1>;
dma-channels = <15>;
};
audma0: dma-controller@ec700000 { ipmmu_sy1: mmu@e6290000 {
compatible = "renesas,dmac-r8a7791", "renesas,rcar-dmac"; compatible = "renesas,ipmmu-r8a7791",
reg = <0 0xec700000 0 0x10000>; "renesas,ipmmu-vmsa";
interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH reg = <0 0xe6290000 0 0x1000>;
GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH #iommu-cells = <1>;
GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH status = "disabled";
GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH };
GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12";
clocks = <&cpg CPG_MOD 502>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 502>;
#dma-cells = <1>;
dma-channels = <13>;
};
audma1: dma-controller@ec720000 { ipmmu_ds: mmu@e6740000 {
compatible = "renesas,dmac-r8a7791", "renesas,rcar-dmac"; compatible = "renesas,ipmmu-r8a7791",
reg = <0 0xec720000 0 0x10000>; "renesas,ipmmu-vmsa";
interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH reg = <0 0xe6740000 0 0x1000>;
GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH #iommu-cells = <1>;
GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH status = "disabled";
GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH };
GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12";
clocks = <&cpg CPG_MOD 501>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 501>;
#dma-cells = <1>;
dma-channels = <13>;
};
usb_dmac0: dma-controller@e65a0000 { ipmmu_mp: mmu@ec680000 {
compatible = "renesas,r8a7791-usb-dmac", "renesas,usb-dmac"; compatible = "renesas,ipmmu-r8a7791",
reg = <0 0xe65a0000 0 0x100>; "renesas,ipmmu-vmsa";
interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH reg = <0 0xec680000 0 0x1000>;
GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "ch0", "ch1"; #iommu-cells = <1>;
clocks = <&cpg CPG_MOD 330>; status = "disabled";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; };
resets = <&cpg 330>;
#dma-cells = <1>;
dma-channels = <2>;
};
usb_dmac1: dma-controller@e65b0000 { ipmmu_mx: mmu@fe951000 {
compatible = "renesas,r8a7791-usb-dmac", "renesas,usb-dmac"; compatible = "renesas,ipmmu-r8a7791",
reg = <0 0xe65b0000 0 0x100>; "renesas,ipmmu-vmsa";
interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH reg = <0 0xfe951000 0 0x1000>;
GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
interrupt-names = "ch0", "ch1"; <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 331>; #iommu-cells = <1>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; status = "disabled";
resets = <&cpg 331>; };
#dma-cells = <1>;
dma-channels = <2>;
};
/* The memory map in the User's Manual maps the cores to bus numbers */ ipmmu_rt: mmu@ffc80000 {
i2c0: i2c@e6508000 { compatible = "renesas,ipmmu-r8a7791",
#address-cells = <1>; "renesas,ipmmu-vmsa";
#size-cells = <0>; reg = <0 0xffc80000 0 0x1000>;
compatible = "renesas,i2c-r8a7791", "renesas,rcar-gen2-i2c"; interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
reg = <0 0xe6508000 0 0x40>; #iommu-cells = <1>;
interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; status = "disabled";
clocks = <&cpg CPG_MOD 931>; };
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 931>;
i2c-scl-internal-delay-ns = <6>;
status = "disabled";
};
i2c1: i2c@e6518000 { ipmmu_gp: mmu@e62a0000 {
#address-cells = <1>; compatible = "renesas,ipmmu-r8a7791",
#size-cells = <0>; "renesas,ipmmu-vmsa";
compatible = "renesas,i2c-r8a7791", "renesas,rcar-gen2-i2c"; reg = <0 0xe62a0000 0 0x1000>;
reg = <0 0xe6518000 0 0x40>; interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 930>; #iommu-cells = <1>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; status = "disabled";
resets = <&cpg 930>; };
i2c-scl-internal-delay-ns = <6>;
status = "disabled";
};
i2c2: i2c@e6530000 { icram0: sram@e63a0000 {
#address-cells = <1>; compatible = "mmio-sram";
#size-cells = <0>; reg = <0 0xe63a0000 0 0x12000>;
compatible = "renesas,i2c-r8a7791", "renesas,rcar-gen2-i2c"; };
reg = <0 0xe6530000 0 0x40>;
interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 929>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 929>;
i2c-scl-internal-delay-ns = <6>;
status = "disabled";
};
i2c3: i2c@e6540000 { icram1: sram@e63c0000 {
#address-cells = <1>; compatible = "mmio-sram";
#size-cells = <0>; reg = <0 0xe63c0000 0 0x1000>;
compatible = "renesas,i2c-r8a7791", "renesas,rcar-gen2-i2c"; #address-cells = <1>;
reg = <0 0xe6540000 0 0x40>; #size-cells = <1>;
interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; ranges = <0 0 0xe63c0000 0x1000>;
clocks = <&cpg CPG_MOD 928>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 928>;
i2c-scl-internal-delay-ns = <6>;
status = "disabled";
};
i2c4: i2c@e6520000 { smp-sram@0 {
#address-cells = <1>; compatible = "renesas,smp-sram";
#size-cells = <0>; reg = <0 0x10>;
compatible = "renesas,i2c-r8a7791", "renesas,rcar-gen2-i2c"; };
reg = <0 0xe6520000 0 0x40>; };
interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 927>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 927>;
i2c-scl-internal-delay-ns = <6>;
status = "disabled";
};
i2c5: i2c@e6528000 { /* The memory map in the User's Manual maps the cores to
/* doesn't need pinmux */ * bus numbers
#address-cells = <1>; */
#size-cells = <0>; i2c0: i2c@e6508000 {
compatible = "renesas,i2c-r8a7791", "renesas,rcar-gen2-i2c"; #address-cells = <1>;
reg = <0 0xe6528000 0 0x40>; #size-cells = <0>;
interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; compatible = "renesas,i2c-r8a7791",
clocks = <&cpg CPG_MOD 925>; "renesas,rcar-gen2-i2c";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; reg = <0 0xe6508000 0 0x40>;
resets = <&cpg 925>; interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
i2c-scl-internal-delay-ns = <110>; clocks = <&cpg CPG_MOD 931>;
status = "disabled"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 931>;
i2c-scl-internal-delay-ns = <6>;
status = "disabled";
};
i2c6: i2c@e60b0000 { i2c1: i2c@e6518000 {
/* doesn't need pinmux */ #address-cells = <1>;
#address-cells = <1>; #size-cells = <0>;
#size-cells = <0>; compatible = "renesas,i2c-r8a7791",
compatible = "renesas,iic-r8a7791", "renesas,rcar-gen2-iic", "renesas,rcar-gen2-i2c";
"renesas,rmobile-iic"; reg = <0 0xe6518000 0 0x40>;
reg = <0 0xe60b0000 0 0x425>; interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; clocks = <&cpg CPG_MOD 930>;
clocks = <&cpg CPG_MOD 926>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
dmas = <&dmac0 0x77>, <&dmac0 0x78>, resets = <&cpg 930>;
<&dmac1 0x77>, <&dmac1 0x78>; i2c-scl-internal-delay-ns = <6>;
dma-names = "tx", "rx", "tx", "rx"; status = "disabled";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; };
resets = <&cpg 926>;
status = "disabled";
};
i2c7: i2c@e6500000 { i2c2: i2c@e6530000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "renesas,iic-r8a7791", "renesas,rcar-gen2-iic", compatible = "renesas,i2c-r8a7791",
"renesas,rmobile-iic"; "renesas,rcar-gen2-i2c";
reg = <0 0xe6500000 0 0x425>; reg = <0 0xe6530000 0 0x40>;
interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 318>; clocks = <&cpg CPG_MOD 929>;
dmas = <&dmac0 0x61>, <&dmac0 0x62>, power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
<&dmac1 0x61>, <&dmac1 0x62>; resets = <&cpg 929>;
dma-names = "tx", "rx", "tx", "rx"; i2c-scl-internal-delay-ns = <6>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; status = "disabled";
resets = <&cpg 318>; };
status = "disabled";
};
i2c8: i2c@e6510000 { i2c3: i2c@e6540000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "renesas,iic-r8a7791", "renesas,rcar-gen2-iic", compatible = "renesas,i2c-r8a7791",
"renesas,rmobile-iic"; "renesas,rcar-gen2-i2c";
reg = <0 0xe6510000 0 0x425>; reg = <0 0xe6540000 0 0x40>;
interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 323>; clocks = <&cpg CPG_MOD 928>;
dmas = <&dmac0 0x65>, <&dmac0 0x66>, power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
<&dmac1 0x65>, <&dmac1 0x66>; resets = <&cpg 928>;
dma-names = "tx", "rx", "tx", "rx"; i2c-scl-internal-delay-ns = <6>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; status = "disabled";
resets = <&cpg 323>; };
status = "disabled";
};
pfc: pin-controller@e6060000 { i2c4: i2c@e6520000 {
compatible = "renesas,pfc-r8a7791"; #address-cells = <1>;
reg = <0 0xe6060000 0 0x250>; #size-cells = <0>;
}; compatible = "renesas,i2c-r8a7791",
"renesas,rcar-gen2-i2c";
reg = <0 0xe6520000 0 0x40>;
interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 927>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 927>;
i2c-scl-internal-delay-ns = <6>;
status = "disabled";
};
mmcif0: mmc@ee200000 { i2c5: i2c@e6528000 {
compatible = "renesas,mmcif-r8a7791", "renesas,sh-mmcif"; /* doesn't need pinmux */
reg = <0 0xee200000 0 0x80>; #address-cells = <1>;
interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>; #size-cells = <0>;
clocks = <&cpg CPG_MOD 315>; compatible = "renesas,i2c-r8a7791",
dmas = <&dmac0 0xd1>, <&dmac0 0xd2>, "renesas,rcar-gen2-i2c";
<&dmac1 0xd1>, <&dmac1 0xd2>; reg = <0 0xe6528000 0 0x40>;
dma-names = "tx", "rx", "tx", "rx"; interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 925>;
resets = <&cpg 315>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
reg-io-width = <4>; resets = <&cpg 925>;
status = "disabled"; i2c-scl-internal-delay-ns = <110>;
max-frequency = <97500000>; status = "disabled";
}; };
sdhi0: sd@ee100000 { i2c6: i2c@e60b0000 {
compatible = "renesas,sdhi-r8a7791", /* doesn't need pinmux */
"renesas,rcar-gen2-sdhi"; #address-cells = <1>;
reg = <0 0xee100000 0 0x328>; #size-cells = <0>;
interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; compatible = "renesas,iic-r8a7791",
clocks = <&cpg CPG_MOD 314>; "renesas,rcar-gen2-iic",
dmas = <&dmac0 0xcd>, <&dmac0 0xce>, "renesas,rmobile-iic";
<&dmac1 0xcd>, <&dmac1 0xce>; reg = <0 0xe60b0000 0 0x425>;
dma-names = "tx", "rx", "tx", "rx"; interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
max-frequency = <195000000>; clocks = <&cpg CPG_MOD 926>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; dmas = <&dmac0 0x77>, <&dmac0 0x78>,
resets = <&cpg 314>; <&dmac1 0x77>, <&dmac1 0x78>;
status = "disabled"; dma-names = "tx", "rx", "tx", "rx";
}; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 926>;
status = "disabled";
};
sdhi1: sd@ee140000 { i2c7: i2c@e6500000 {
compatible = "renesas,sdhi-r8a7791", #address-cells = <1>;
"renesas,rcar-gen2-sdhi"; #size-cells = <0>;
reg = <0 0xee140000 0 0x100>; compatible = "renesas,iic-r8a7791",
interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; "renesas,rcar-gen2-iic",
clocks = <&cpg CPG_MOD 312>; "renesas,rmobile-iic";
dmas = <&dmac0 0xc1>, <&dmac0 0xc2>, reg = <0 0xe6500000 0 0x425>;
<&dmac1 0xc1>, <&dmac1 0xc2>; interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
dma-names = "tx", "rx", "tx", "rx"; clocks = <&cpg CPG_MOD 318>;
max-frequency = <97500000>; dmas = <&dmac0 0x61>, <&dmac0 0x62>,
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; <&dmac1 0x61>, <&dmac1 0x62>;
resets = <&cpg 312>; dma-names = "tx", "rx", "tx", "rx";
status = "disabled"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 318>;
status = "disabled";
};
sdhi2: sd@ee160000 { i2c8: i2c@e6510000 {
compatible = "renesas,sdhi-r8a7791", #address-cells = <1>;
"renesas,rcar-gen2-sdhi"; #size-cells = <0>;
reg = <0 0xee160000 0 0x100>; compatible = "renesas,iic-r8a7791",
interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; "renesas,rcar-gen2-iic",
clocks = <&cpg CPG_MOD 311>; "renesas,rmobile-iic";
dmas = <&dmac0 0xd3>, <&dmac0 0xd4>, reg = <0 0xe6510000 0 0x425>;
<&dmac1 0xd3>, <&dmac1 0xd4>; interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
dma-names = "tx", "rx", "tx", "rx"; clocks = <&cpg CPG_MOD 323>;
max-frequency = <97500000>; dmas = <&dmac0 0x65>, <&dmac0 0x66>,
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; <&dmac1 0x65>, <&dmac1 0x66>;
resets = <&cpg 311>; dma-names = "tx", "rx", "tx", "rx";
status = "disabled"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 323>;
status = "disabled";
};
scifa0: serial@e6c40000 { hsusb: usb@e6590000 {
compatible = "renesas,scifa-r8a7791", compatible = "renesas,usbhs-r8a7791",
"renesas,rcar-gen2-scifa", "renesas,scifa"; "renesas,rcar-gen2-usbhs";
reg = <0 0xe6c40000 0 64>; reg = <0 0xe6590000 0 0x100>;
interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 204>; clocks = <&cpg CPG_MOD 704>;
clock-names = "fck"; dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
dmas = <&dmac0 0x21>, <&dmac0 0x22>, <&usb_dmac1 0>, <&usb_dmac1 1>;
<&dmac1 0x21>, <&dmac1 0x22>; dma-names = "ch0", "ch1", "ch2", "ch3";
dma-names = "tx", "rx", "tx", "rx"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; resets = <&cpg 704>;
resets = <&cpg 204>; renesas,buswait = <4>;
status = "disabled"; phys = <&usb0 1>;
}; phy-names = "usb";
status = "disabled";
};
scifa1: serial@e6c50000 { usbphy: usb-phy@e6590100 {
compatible = "renesas,scifa-r8a7791", compatible = "renesas,usb-phy-r8a7791",
"renesas,rcar-gen2-scifa", "renesas,scifa"; "renesas,rcar-gen2-usb-phy";
reg = <0 0xe6c50000 0 64>; reg = <0 0xe6590100 0 0x100>;
interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; #address-cells = <1>;
clocks = <&cpg CPG_MOD 203>; #size-cells = <0>;
clock-names = "fck"; clocks = <&cpg CPG_MOD 704>;
dmas = <&dmac0 0x25>, <&dmac0 0x26>, clock-names = "usbhs";
<&dmac1 0x25>, <&dmac1 0x26>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
dma-names = "tx", "rx", "tx", "rx"; resets = <&cpg 704>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; status = "disabled";
resets = <&cpg 203>;
status = "disabled";
};
scifa2: serial@e6c60000 { usb0: usb-channel@0 {
compatible = "renesas,scifa-r8a7791", reg = <0>;
"renesas,rcar-gen2-scifa", "renesas,scifa"; #phy-cells = <1>;
reg = <0 0xe6c60000 0 64>; };
interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; usb2: usb-channel@2 {
clocks = <&cpg CPG_MOD 202>; reg = <2>;
clock-names = "fck"; #phy-cells = <1>;
dmas = <&dmac0 0x27>, <&dmac0 0x28>, };
<&dmac1 0x27>, <&dmac1 0x28>; };
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 202>;
status = "disabled";
};
scifa3: serial@e6c70000 { usb_dmac0: dma-controller@e65a0000 {
compatible = "renesas,scifa-r8a7791", compatible = "renesas,r8a7791-usb-dmac",
"renesas,rcar-gen2-scifa", "renesas,scifa"; "renesas,usb-dmac";
reg = <0 0xe6c70000 0 64>; reg = <0 0xe65a0000 0 0x100>;
interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
clocks = <&cpg CPG_MOD 1106>; GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
clock-names = "fck"; interrupt-names = "ch0", "ch1";
dmas = <&dmac0 0x1b>, <&dmac0 0x1c>, clocks = <&cpg CPG_MOD 330>;
<&dmac1 0x1b>, <&dmac1 0x1c>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
dma-names = "tx", "rx", "tx", "rx"; resets = <&cpg 330>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; #dma-cells = <1>;
resets = <&cpg 1106>; dma-channels = <2>;
status = "disabled"; };
};
scifa4: serial@e6c78000 { usb_dmac1: dma-controller@e65b0000 {
compatible = "renesas,scifa-r8a7791", compatible = "renesas,r8a7791-usb-dmac",
"renesas,rcar-gen2-scifa", "renesas,scifa"; "renesas,usb-dmac";
reg = <0 0xe6c78000 0 64>; reg = <0 0xe65b0000 0 0x100>;
interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
clocks = <&cpg CPG_MOD 1107>; GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
clock-names = "fck"; interrupt-names = "ch0", "ch1";
dmas = <&dmac0 0x1f>, <&dmac0 0x20>, clocks = <&cpg CPG_MOD 331>;
<&dmac1 0x1f>, <&dmac1 0x20>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
dma-names = "tx", "rx", "tx", "rx"; resets = <&cpg 331>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; #dma-cells = <1>;
resets = <&cpg 1107>; dma-channels = <2>;
status = "disabled"; };
};
scifa5: serial@e6c80000 { dmac0: dma-controller@e6700000 {
compatible = "renesas,scifa-r8a7791", compatible = "renesas,dmac-r8a7791",
"renesas,rcar-gen2-scifa", "renesas,scifa"; "renesas,rcar-dmac";
reg = <0 0xe6c80000 0 64>; reg = <0 0xe6700000 0 0x20000>;
interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH
clocks = <&cpg CPG_MOD 1108>; GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
clock-names = "fck"; GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
dmas = <&dmac0 0x23>, <&dmac0 0x24>, GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
<&dmac1 0x23>, <&dmac1 0x24>; GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
dma-names = "tx", "rx", "tx", "rx"; GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
resets = <&cpg 1108>; GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
status = "disabled"; GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
}; GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12", "ch13", "ch14";
clocks = <&cpg CPG_MOD 219>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 219>;
#dma-cells = <1>;
dma-channels = <15>;
};
scifb0: serial@e6c20000 { dmac1: dma-controller@e6720000 {
compatible = "renesas,scifb-r8a7791", compatible = "renesas,dmac-r8a7791",
"renesas,rcar-gen2-scifb", "renesas,scifb"; "renesas,rcar-dmac";
reg = <0 0xe6c20000 0 0x100>; reg = <0 0xe6720000 0 0x20000>;
interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
clocks = <&cpg CPG_MOD 206>; GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
clock-names = "fck"; GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
dmas = <&dmac0 0x3d>, <&dmac0 0x3e>, GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
<&dmac1 0x3d>, <&dmac1 0x3e>; GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
dma-names = "tx", "rx", "tx", "rx"; GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
resets = <&cpg 206>; GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
status = "disabled"; GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
}; GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12", "ch13", "ch14";
clocks = <&cpg CPG_MOD 218>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 218>;
#dma-cells = <1>;
dma-channels = <15>;
};
scifb1: serial@e6c30000 { avb: ethernet@e6800000 {
compatible = "renesas,scifb-r8a7791", compatible = "renesas,etheravb-r8a7791",
"renesas,rcar-gen2-scifb", "renesas,scifb"; "renesas,etheravb-rcar-gen2";
reg = <0 0xe6c30000 0 0x100>; reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 207>; clocks = <&cpg CPG_MOD 812>;
clock-names = "fck"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
dmas = <&dmac0 0x19>, <&dmac0 0x1a>, resets = <&cpg 812>;
<&dmac1 0x19>, <&dmac1 0x1a>; #address-cells = <1>;
dma-names = "tx", "rx", "tx", "rx"; #size-cells = <0>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; status = "disabled";
resets = <&cpg 207>; };
status = "disabled";
};
scifb2: serial@e6ce0000 { qspi: spi@e6b10000 {
compatible = "renesas,scifb-r8a7791", compatible = "renesas,qspi-r8a7791", "renesas,qspi";
"renesas,rcar-gen2-scifb", "renesas,scifb"; reg = <0 0xe6b10000 0 0x2c>;
reg = <0 0xe6ce0000 0 0x100>; interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; clocks = <&cpg CPG_MOD 917>;
clocks = <&cpg CPG_MOD 216>; dmas = <&dmac0 0x17>, <&dmac0 0x18>,
clock-names = "fck"; <&dmac1 0x17>, <&dmac1 0x18>;
dmas = <&dmac0 0x1d>, <&dmac0 0x1e>, dma-names = "tx", "rx", "tx", "rx";
<&dmac1 0x1d>, <&dmac1 0x1e>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
dma-names = "tx", "rx", "tx", "rx"; resets = <&cpg 917>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; num-cs = <1>;
resets = <&cpg 216>; #address-cells = <1>;
status = "disabled"; #size-cells = <0>;
}; status = "disabled";
};
scif0: serial@e6e60000 { scifa0: serial@e6c40000 {
compatible = "renesas,scif-r8a7791", "renesas,rcar-gen2-scif", compatible = "renesas,scifa-r8a7791",
"renesas,scif"; "renesas,rcar-gen2-scifa", "renesas,scifa";
reg = <0 0xe6e60000 0 64>; reg = <0 0xe6c40000 0 64>;
interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 721>, <&cpg CPG_CORE R8A7791_CLK_ZS>, clocks = <&cpg CPG_MOD 204>;
<&scif_clk>; clock-names = "fck";
clock-names = "fck", "brg_int", "scif_clk"; dmas = <&dmac0 0x21>, <&dmac0 0x22>,
dmas = <&dmac0 0x29>, <&dmac0 0x2a>, <&dmac1 0x21>, <&dmac1 0x22>;
<&dmac1 0x29>, <&dmac1 0x2a>; dma-names = "tx", "rx", "tx", "rx";
dma-names = "tx", "rx", "tx", "rx"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; resets = <&cpg 204>;
resets = <&cpg 721>; status = "disabled";
status = "disabled"; };
};
scif1: serial@e6e68000 { scifa1: serial@e6c50000 {
compatible = "renesas,scif-r8a7791", "renesas,rcar-gen2-scif", compatible = "renesas,scifa-r8a7791",
"renesas,scif"; "renesas,rcar-gen2-scifa", "renesas,scifa";
reg = <0 0xe6e68000 0 64>; reg = <0 0xe6c50000 0 64>;
interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 720>, <&cpg CPG_CORE R8A7791_CLK_ZS>, clocks = <&cpg CPG_MOD 203>;
<&scif_clk>; clock-names = "fck";
clock-names = "fck", "brg_int", "scif_clk"; dmas = <&dmac0 0x25>, <&dmac0 0x26>,
dmas = <&dmac0 0x2d>, <&dmac0 0x2e>, <&dmac1 0x25>, <&dmac1 0x26>;
<&dmac1 0x2d>, <&dmac1 0x2e>; dma-names = "tx", "rx", "tx", "rx";
dma-names = "tx", "rx", "tx", "rx"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; resets = <&cpg 203>;
resets = <&cpg 720>; status = "disabled";
status = "disabled"; };
};
adc: adc@e6e54000 { scifa2: serial@e6c60000 {
compatible = "renesas,r8a7791-gyroadc", "renesas,rcar-gyroadc"; compatible = "renesas,scifa-r8a7791",
reg = <0 0xe6e54000 0 64>; "renesas,rcar-gen2-scifa", "renesas,scifa";
clocks = <&cpg CPG_MOD 901>; reg = <0 0xe6c60000 0 64>;
clock-names = "fck"; interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 202>;
resets = <&cpg 901>; clock-names = "fck";
status = "disabled"; dmas = <&dmac0 0x27>, <&dmac0 0x28>,
}; <&dmac1 0x27>, <&dmac1 0x28>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 202>;
status = "disabled";
};
scif2: serial@e6e58000 { scifa3: serial@e6c70000 {
compatible = "renesas,scif-r8a7791", "renesas,rcar-gen2-scif", compatible = "renesas,scifa-r8a7791",
"renesas,scif"; "renesas,rcar-gen2-scifa", "renesas,scifa";
reg = <0 0xe6e58000 0 64>; reg = <0 0xe6c70000 0 64>;
interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 719>, <&cpg CPG_CORE R8A7791_CLK_ZS>, clocks = <&cpg CPG_MOD 1106>;
<&scif_clk>; clock-names = "fck";
clock-names = "fck", "brg_int", "scif_clk"; dmas = <&dmac0 0x1b>, <&dmac0 0x1c>,
dmas = <&dmac0 0x2b>, <&dmac0 0x2c>, <&dmac1 0x1b>, <&dmac1 0x1c>;
<&dmac1 0x2b>, <&dmac1 0x2c>; dma-names = "tx", "rx", "tx", "rx";
dma-names = "tx", "rx", "tx", "rx"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; resets = <&cpg 1106>;
resets = <&cpg 719>; status = "disabled";
status = "disabled"; };
};
scif3: serial@e6ea8000 { scifa4: serial@e6c78000 {
compatible = "renesas,scif-r8a7791", "renesas,rcar-gen2-scif", compatible = "renesas,scifa-r8a7791",
"renesas,scif"; "renesas,rcar-gen2-scifa", "renesas,scifa";
reg = <0 0xe6ea8000 0 64>; reg = <0 0xe6c78000 0 64>;
interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 718>, <&cpg CPG_CORE R8A7791_CLK_ZS>, clocks = <&cpg CPG_MOD 1107>;
<&scif_clk>; clock-names = "fck";
clock-names = "fck", "brg_int", "scif_clk"; dmas = <&dmac0 0x1f>, <&dmac0 0x20>,
dmas = <&dmac0 0x2f>, <&dmac0 0x30>, <&dmac1 0x1f>, <&dmac1 0x20>;
<&dmac1 0x2f>, <&dmac1 0x30>; dma-names = "tx", "rx", "tx", "rx";
dma-names = "tx", "rx", "tx", "rx"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; resets = <&cpg 1107>;
resets = <&cpg 718>; status = "disabled";
status = "disabled"; };
};
scif4: serial@e6ee0000 { scifa5: serial@e6c80000 {
compatible = "renesas,scif-r8a7791", "renesas,rcar-gen2-scif", compatible = "renesas,scifa-r8a7791",
"renesas,scif"; "renesas,rcar-gen2-scifa", "renesas,scifa";
reg = <0 0xe6ee0000 0 64>; reg = <0 0xe6c80000 0 64>;
interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 715>, <&cpg CPG_CORE R8A7791_CLK_ZS>, clocks = <&cpg CPG_MOD 1108>;
<&scif_clk>; clock-names = "fck";
clock-names = "fck", "brg_int", "scif_clk"; dmas = <&dmac0 0x23>, <&dmac0 0x24>,
dmas = <&dmac0 0xfb>, <&dmac0 0xfc>, <&dmac1 0x23>, <&dmac1 0x24>;
<&dmac1 0xfb>, <&dmac1 0xfc>; dma-names = "tx", "rx", "tx", "rx";
dma-names = "tx", "rx", "tx", "rx"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; resets = <&cpg 1108>;
resets = <&cpg 715>; status = "disabled";
status = "disabled"; };
};
scif5: serial@e6ee8000 { scifb0: serial@e6c20000 {
compatible = "renesas,scif-r8a7791", "renesas,rcar-gen2-scif", compatible = "renesas,scifb-r8a7791",
"renesas,scif"; "renesas,rcar-gen2-scifb", "renesas,scifb";
reg = <0 0xe6ee8000 0 64>; reg = <0 0xe6c20000 0 0x100>;
interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 714>, <&cpg CPG_CORE R8A7791_CLK_ZS>, clocks = <&cpg CPG_MOD 206>;
<&scif_clk>; clock-names = "fck";
clock-names = "fck", "brg_int", "scif_clk"; dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
dmas = <&dmac0 0xfd>, <&dmac0 0xfe>, <&dmac1 0x3d>, <&dmac1 0x3e>;
<&dmac1 0xfd>, <&dmac1 0xfe>; dma-names = "tx", "rx", "tx", "rx";
dma-names = "tx", "rx", "tx", "rx"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; resets = <&cpg 206>;
resets = <&cpg 714>; status = "disabled";
status = "disabled"; };
};
hscif0: serial@e62c0000 { scifb1: serial@e6c30000 {
compatible = "renesas,hscif-r8a7791", compatible = "renesas,scifb-r8a7791",
"renesas,rcar-gen2-hscif", "renesas,hscif"; "renesas,rcar-gen2-scifb", "renesas,scifb";
reg = <0 0xe62c0000 0 96>; reg = <0 0xe6c30000 0 0x100>;
interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 717>, <&cpg CPG_CORE R8A7791_CLK_ZS>, clocks = <&cpg CPG_MOD 207>;
<&scif_clk>; clock-names = "fck";
clock-names = "fck", "brg_int", "scif_clk"; dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
dmas = <&dmac0 0x39>, <&dmac0 0x3a>, <&dmac1 0x19>, <&dmac1 0x1a>;
<&dmac1 0x39>, <&dmac1 0x3a>; dma-names = "tx", "rx", "tx", "rx";
dma-names = "tx", "rx", "tx", "rx"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; resets = <&cpg 207>;
resets = <&cpg 717>; status = "disabled";
status = "disabled"; };
};
hscif1: serial@e62c8000 { scifb2: serial@e6ce0000 {
compatible = "renesas,hscif-r8a7791", compatible = "renesas,scifb-r8a7791",
"renesas,rcar-gen2-hscif", "renesas,hscif"; "renesas,rcar-gen2-scifb", "renesas,scifb";
reg = <0 0xe62c8000 0 96>; reg = <0 0xe6ce0000 0 0x100>;
interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 716>, <&cpg CPG_CORE R8A7791_CLK_ZS>, clocks = <&cpg CPG_MOD 216>;
<&scif_clk>; clock-names = "fck";
clock-names = "fck", "brg_int", "scif_clk"; dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
dmas = <&dmac0 0x4d>, <&dmac0 0x4e>, <&dmac1 0x1d>, <&dmac1 0x1e>;
<&dmac1 0x4d>, <&dmac1 0x4e>; dma-names = "tx", "rx", "tx", "rx";
dma-names = "tx", "rx", "tx", "rx"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; resets = <&cpg 216>;
resets = <&cpg 716>; status = "disabled";
status = "disabled"; };
};
hscif2: serial@e62d0000 { scif0: serial@e6e60000 {
compatible = "renesas,hscif-r8a7791", compatible = "renesas,scif-r8a7791",
"renesas,rcar-gen2-hscif", "renesas,hscif"; "renesas,rcar-gen2-scif", "renesas,scif";
reg = <0 0xe62d0000 0 96>; reg = <0 0xe6e60000 0 64>;
interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 713>, <&cpg CPG_CORE R8A7791_CLK_ZS>, clocks = <&cpg CPG_MOD 721>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
<&scif_clk>; <&scif_clk>;
clock-names = "fck", "brg_int", "scif_clk"; clock-names = "fck", "brg_int", "scif_clk";
dmas = <&dmac0 0x3b>, <&dmac0 0x3c>, dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
<&dmac1 0x3b>, <&dmac1 0x3c>; <&dmac1 0x29>, <&dmac1 0x2a>;
dma-names = "tx", "rx", "tx", "rx"; dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 713>; resets = <&cpg 721>;
status = "disabled"; status = "disabled";
}; };
icram0: sram@e63a0000 { scif1: serial@e6e68000 {
compatible = "mmio-sram"; compatible = "renesas,scif-r8a7791",
reg = <0 0xe63a0000 0 0x12000>; "renesas,rcar-gen2-scif", "renesas,scif";
}; reg = <0 0xe6e68000 0 64>;
interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 720>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
<&scif_clk>;
clock-names = "fck", "brg_int", "scif_clk";
dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
<&dmac1 0x2d>, <&dmac1 0x2e>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 720>;
status = "disabled";
};
icram1: sram@e63c0000 { scif2: serial@e6e58000 {
compatible = "mmio-sram"; compatible = "renesas,scif-r8a7791",
reg = <0 0xe63c0000 0 0x1000>; "renesas,rcar-gen2-scif", "renesas,scif";
#address-cells = <1>; reg = <0 0xe6e58000 0 64>;
#size-cells = <1>; interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
ranges = <0 0 0xe63c0000 0x1000>; clocks = <&cpg CPG_MOD 719>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
<&scif_clk>;
clock-names = "fck", "brg_int", "scif_clk";
dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
<&dmac1 0x2b>, <&dmac1 0x2c>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 719>;
status = "disabled";
};
smp-sram@0 { scif3: serial@e6ea8000 {
compatible = "renesas,smp-sram"; compatible = "renesas,scif-r8a7791",
reg = <0 0x10>; "renesas,rcar-gen2-scif", "renesas,scif";
reg = <0 0xe6ea8000 0 64>;
interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 718>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
<&scif_clk>;
clock-names = "fck", "brg_int", "scif_clk";
dmas = <&dmac0 0x2f>, <&dmac0 0x30>,
<&dmac1 0x2f>, <&dmac1 0x30>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 718>;
status = "disabled";
}; };
};
ether: ethernet@ee700000 { scif4: serial@e6ee0000 {
compatible = "renesas,ether-r8a7791", compatible = "renesas,scif-r8a7791",
"renesas,rcar-gen2-ether"; "renesas,rcar-gen2-scif", "renesas,scif";
reg = <0 0xee700000 0 0x400>; reg = <0 0xe6ee0000 0 64>;
interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 813>; clocks = <&cpg CPG_MOD 715>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; <&scif_clk>;
resets = <&cpg 813>; clock-names = "fck", "brg_int", "scif_clk";
phy-mode = "rmii"; dmas = <&dmac0 0xfb>, <&dmac0 0xfc>,
#address-cells = <1>; <&dmac1 0xfb>, <&dmac1 0xfc>;
#size-cells = <0>; dma-names = "tx", "rx", "tx", "rx";
status = "disabled"; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 715>;
status = "disabled";
};
avb: ethernet@e6800000 { scif5: serial@e6ee8000 {
compatible = "renesas,etheravb-r8a7791", compatible = "renesas,scif-r8a7791",
"renesas,etheravb-rcar-gen2"; "renesas,rcar-gen2-scif", "renesas,scif";
reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>; reg = <0 0xe6ee8000 0 64>;
interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 812>; clocks = <&cpg CPG_MOD 714>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; <&scif_clk>;
resets = <&cpg 812>; clock-names = "fck", "brg_int", "scif_clk";
#address-cells = <1>; dmas = <&dmac0 0xfd>, <&dmac0 0xfe>,
#size-cells = <0>; <&dmac1 0xfd>, <&dmac1 0xfe>;
status = "disabled"; dma-names = "tx", "rx", "tx", "rx";
}; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 714>;
status = "disabled";
};
sata0: sata@ee300000 { hscif0: serial@e62c0000 {
compatible = "renesas,sata-r8a7791", "renesas,rcar-gen2-sata"; compatible = "renesas,hscif-r8a7791",
reg = <0 0xee300000 0 0x2000>; "renesas,rcar-gen2-hscif", "renesas,hscif";
interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe62c0000 0 96>;
clocks = <&cpg CPG_MOD 815>; interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 717>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
resets = <&cpg 815>; <&scif_clk>;
status = "disabled"; clock-names = "fck", "brg_int", "scif_clk";
}; dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
<&dmac1 0x39>, <&dmac1 0x3a>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 717>;
status = "disabled";
};
sata1: sata@ee500000 { hscif1: serial@e62c8000 {
compatible = "renesas,sata-r8a7791", "renesas,rcar-gen2-sata"; compatible = "renesas,hscif-r8a7791",
reg = <0 0xee500000 0 0x2000>; "renesas,rcar-gen2-hscif", "renesas,hscif";
interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe62c8000 0 96>;
clocks = <&cpg CPG_MOD 814>; interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 716>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
resets = <&cpg 814>; <&scif_clk>;
status = "disabled"; clock-names = "fck", "brg_int", "scif_clk";
}; dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
<&dmac1 0x4d>, <&dmac1 0x4e>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 716>;
status = "disabled";
};
hsusb: usb@e6590000 { hscif2: serial@e62d0000 {
compatible = "renesas,usbhs-r8a7791", "renesas,rcar-gen2-usbhs"; compatible = "renesas,hscif-r8a7791",
reg = <0 0xe6590000 0 0x100>; "renesas,rcar-gen2-hscif", "renesas,hscif";
interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe62d0000 0 96>;
clocks = <&cpg CPG_MOD 704>; interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, clocks = <&cpg CPG_MOD 713>, <&cpg CPG_CORE R8A7791_CLK_ZS>,
<&usb_dmac1 0>, <&usb_dmac1 1>; <&scif_clk>;
dma-names = "ch0", "ch1", "ch2", "ch3"; clock-names = "fck", "brg_int", "scif_clk";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; dmas = <&dmac0 0x3b>, <&dmac0 0x3c>,
resets = <&cpg 704>; <&dmac1 0x3b>, <&dmac1 0x3c>;
renesas,buswait = <4>; dma-names = "tx", "rx", "tx", "rx";
phys = <&usb0 1>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
phy-names = "usb"; resets = <&cpg 713>;
status = "disabled"; status = "disabled";
}; };
usbphy: usb-phy@e6590100 { msiof0: spi@e6e20000 {
compatible = "renesas,usb-phy-r8a7791", compatible = "renesas,msiof-r8a7791",
"renesas,rcar-gen2-usb-phy"; "renesas,rcar-gen2-msiof";
reg = <0 0xe6590100 0 0x100>; reg = <0 0xe6e20000 0 0x0064>;
#address-cells = <1>; interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
#size-cells = <0>; clocks = <&cpg CPG_MOD 000>;
clocks = <&cpg CPG_MOD 704>; dmas = <&dmac0 0x51>, <&dmac0 0x52>,
clock-names = "usbhs"; <&dmac1 0x51>, <&dmac1 0x52>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; dma-names = "tx", "rx", "tx", "rx";
resets = <&cpg 704>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
status = "disabled"; resets = <&cpg 0>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
usb0: usb-channel@0 { msiof1: spi@e6e10000 {
reg = <0>; compatible = "renesas,msiof-r8a7791",
#phy-cells = <1>; "renesas,rcar-gen2-msiof";
reg = <0 0xe6e10000 0 0x0064>;
interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 208>;
dmas = <&dmac0 0x55>, <&dmac0 0x56>,
<&dmac1 0x55>, <&dmac1 0x56>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 208>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
}; };
usb2: usb-channel@2 {
reg = <2>; msiof2: spi@e6e00000 {
#phy-cells = <1>; compatible = "renesas,msiof-r8a7791",
"renesas,rcar-gen2-msiof";
reg = <0 0xe6e00000 0 0x0064>;
interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 205>;
dmas = <&dmac0 0x41>, <&dmac0 0x42>,
<&dmac1 0x41>, <&dmac1 0x42>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 205>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
}; };
};
vin0: video@e6ef0000 { adc: adc@e6e54000 {
compatible = "renesas,vin-r8a7791", "renesas,rcar-gen2-vin"; compatible = "renesas,r8a7791-gyroadc",
reg = <0 0xe6ef0000 0 0x1000>; "renesas,rcar-gyroadc";
interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6e54000 0 64>;
clocks = <&cpg CPG_MOD 811>; clocks = <&cpg CPG_MOD 901>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clock-names = "fck";
resets = <&cpg 811>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
status = "disabled"; resets = <&cpg 901>;
}; status = "disabled";
};
vin1: video@e6ef1000 { can0: can@e6e80000 {
compatible = "renesas,vin-r8a7791", "renesas,rcar-gen2-vin"; compatible = "renesas,can-r8a7791",
reg = <0 0xe6ef1000 0 0x1000>; "renesas,rcar-gen2-can";
interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6e80000 0 0x1000>;
clocks = <&cpg CPG_MOD 810>; interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 916>,
resets = <&cpg 810>; <&cpg CPG_CORE R8A7791_CLK_RCAN>, <&can_clk>;
status = "disabled"; clock-names = "clkp1", "clkp2", "can_clk";
}; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 916>;
status = "disabled";
};
vin2: video@e6ef2000 { can1: can@e6e88000 {
compatible = "renesas,vin-r8a7791", "renesas,rcar-gen2-vin"; compatible = "renesas,can-r8a7791",
reg = <0 0xe6ef2000 0 0x1000>; "renesas,rcar-gen2-can";
interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6e88000 0 0x1000>;
clocks = <&cpg CPG_MOD 809>; interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 915>,
resets = <&cpg 809>; <&cpg CPG_CORE R8A7791_CLK_RCAN>, <&can_clk>;
status = "disabled"; clock-names = "clkp1", "clkp2", "can_clk";
}; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 915>;
status = "disabled";
};
vsp@fe928000 { vin0: video@e6ef0000 {
compatible = "renesas,vsp1"; compatible = "renesas,vin-r8a7791",
reg = <0 0xfe928000 0 0x8000>; "renesas,rcar-gen2-vin";
interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6ef0000 0 0x1000>;
clocks = <&cpg CPG_MOD 131>; interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 811>;
resets = <&cpg 131>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 811>;
status = "disabled";
};
vsp@fe930000 { vin1: video@e6ef1000 {
compatible = "renesas,vsp1"; compatible = "renesas,vin-r8a7791",
reg = <0 0xfe930000 0 0x8000>; "renesas,rcar-gen2-vin";
interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6ef1000 0 0x1000>;
clocks = <&cpg CPG_MOD 128>; interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 810>;
resets = <&cpg 128>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 810>;
status = "disabled";
};
vsp@fe938000 { vin2: video@e6ef2000 {
compatible = "renesas,vsp1"; compatible = "renesas,vin-r8a7791",
reg = <0 0xfe938000 0 0x8000>; "renesas,rcar-gen2-vin";
interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6ef2000 0 0x1000>;
clocks = <&cpg CPG_MOD 127>; interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; clocks = <&cpg CPG_MOD 809>;
resets = <&cpg 127>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
}; resets = <&cpg 809>;
status = "disabled";
};
rcar_sound: sound@ec500000 {
/*
* #sound-dai-cells is required
*
* Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
* Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
*/
compatible = "renesas,rcar_sound-r8a7791",
"renesas,rcar_sound-gen2";
reg = <0 0xec500000 0 0x1000>, /* SCU */
<0 0xec5a0000 0 0x100>, /* ADG */
<0 0xec540000 0 0x1000>, /* SSIU */
<0 0xec541000 0 0x280>, /* SSI */
<0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
clocks = <&cpg CPG_MOD 1005>,
<&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
<&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
<&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
<&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
<&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
<&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
<&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
<&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
<&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
<&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
<&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
<&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
<&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
<&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>,
<&cpg CPG_CORE R8A7791_CLK_M2>;
clock-names = "ssi-all",
"ssi.9", "ssi.8", "ssi.7", "ssi.6",
"ssi.5", "ssi.4", "ssi.3", "ssi.2",
"ssi.1", "ssi.0", "src.9", "src.8",
"src.7", "src.6", "src.5", "src.4",
"src.3", "src.2", "src.1", "src.0",
"ctu.0", "ctu.1",
"mix.0", "mix.1",
"dvc.0", "dvc.1",
"clk_a", "clk_b", "clk_c", "clk_i";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 1005>,
<&cpg 1006>, <&cpg 1007>,
<&cpg 1008>, <&cpg 1009>,
<&cpg 1010>, <&cpg 1011>,
<&cpg 1012>, <&cpg 1013>,
<&cpg 1014>, <&cpg 1015>;
reset-names = "ssi-all",
"ssi.9", "ssi.8", "ssi.7", "ssi.6",
"ssi.5", "ssi.4", "ssi.3", "ssi.2",
"ssi.1", "ssi.0";
status = "disabled";
rcar_sound,dvc {
dvc0: dvc-0 {
dmas = <&audma1 0xbc>;
dma-names = "tx";
};
dvc1: dvc-1 {
dmas = <&audma1 0xbe>;
dma-names = "tx";
};
};
rcar_sound,mix {
mix0: mix-0 { };
mix1: mix-1 { };
};
rcar_sound,ctu {
ctu00: ctu-0 { };
ctu01: ctu-1 { };
ctu02: ctu-2 { };
ctu03: ctu-3 { };
ctu10: ctu-4 { };
ctu11: ctu-5 { };
ctu12: ctu-6 { };
ctu13: ctu-7 { };
};
rcar_sound,src {
src0: src-0 {
interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x85>, <&audma1 0x9a>;
dma-names = "rx", "tx";
};
src1: src-1 {
interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x87>, <&audma1 0x9c>;
dma-names = "rx", "tx";
};
src2: src-2 {
interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x89>, <&audma1 0x9e>;
dma-names = "rx", "tx";
};
src3: src-3 {
interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8b>, <&audma1 0xa0>;
dma-names = "rx", "tx";
};
src4: src-4 {
interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8d>, <&audma1 0xb0>;
dma-names = "rx", "tx";
};
src5: src-5 {
interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8f>, <&audma1 0xb2>;
dma-names = "rx", "tx";
};
src6: src-6 {
interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x91>, <&audma1 0xb4>;
dma-names = "rx", "tx";
};
src7: src-7 {
interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x93>, <&audma1 0xb6>;
dma-names = "rx", "tx";
};
src8: src-8 {
interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x95>, <&audma1 0xb8>;
dma-names = "rx", "tx";
};
src9: src-9 {
interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x97>, <&audma1 0xba>;
dma-names = "rx", "tx";
};
};
rcar_sound,ssi {
ssi0: ssi-0 {
interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x01>, <&audma1 0x02>,
<&audma0 0x15>, <&audma1 0x16>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi1: ssi-1 {
interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x03>, <&audma1 0x04>,
<&audma0 0x49>, <&audma1 0x4a>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi2: ssi-2 {
interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x05>, <&audma1 0x06>,
<&audma0 0x63>, <&audma1 0x64>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi3: ssi-3 {
interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x07>, <&audma1 0x08>,
<&audma0 0x6f>, <&audma1 0x70>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi4: ssi-4 {
interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x09>, <&audma1 0x0a>,
<&audma0 0x71>, <&audma1 0x72>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi5: ssi-5 {
interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0b>, <&audma1 0x0c>,
<&audma0 0x73>, <&audma1 0x74>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi6: ssi-6 {
interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0d>, <&audma1 0x0e>,
<&audma0 0x75>, <&audma1 0x76>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi7: ssi-7 {
interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0f>, <&audma1 0x10>,
<&audma0 0x79>, <&audma1 0x7a>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi8: ssi-8 {
interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x11>, <&audma1 0x12>,
<&audma0 0x7b>, <&audma1 0x7c>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi9: ssi-9 {
interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x13>, <&audma1 0x14>,
<&audma0 0x7d>, <&audma1 0x7e>;
dma-names = "rx", "tx", "rxu", "txu";
};
};
};
audma0: dma-controller@ec700000 {
compatible = "renesas,dmac-r8a7791",
"renesas,rcar-dmac";
reg = <0 0xec700000 0 0x10000>;
interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12";
clocks = <&cpg CPG_MOD 502>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 502>;
#dma-cells = <1>;
dma-channels = <13>;
};
audma1: dma-controller@ec720000 {
compatible = "renesas,dmac-r8a7791",
"renesas,rcar-dmac";
reg = <0 0xec720000 0 0x10000>;
interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "error",
"ch0", "ch1", "ch2", "ch3",
"ch4", "ch5", "ch6", "ch7",
"ch8", "ch9", "ch10", "ch11",
"ch12";
clocks = <&cpg CPG_MOD 501>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 501>;
#dma-cells = <1>;
dma-channels = <13>;
};
du: display@feb00000 { xhci: usb@ee000000 {
compatible = "renesas,du-r8a7791"; compatible = "renesas,xhci-r8a7791",
reg = <0 0xfeb00000 0 0x40000>, "renesas,rcar-gen2-xhci";
<0 0xfeb90000 0 0x1c>; reg = <0 0xee000000 0 0xc00>;
reg-names = "du", "lvds.0"; interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, clocks = <&cpg CPG_MOD 328>;
<GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
clocks = <&cpg CPG_MOD 724>, resets = <&cpg 328>;
<&cpg CPG_MOD 723>, phys = <&usb2 1>;
<&cpg CPG_MOD 726>; phy-names = "usb";
clock-names = "du.0", "du.1", "lvds.0"; status = "disabled";
status = "disabled"; };
ports { pci0: pci@ee090000 {
compatible = "renesas,pci-r8a7791",
"renesas,pci-rcar-gen2";
device_type = "pci";
reg = <0 0xee090000 0 0xc00>,
<0 0xee080000 0 0x1100>;
interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 703>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 703>;
status = "disabled";
bus-range = <0 0>;
#address-cells = <3>;
#size-cells = <2>;
#interrupt-cells = <1>;
ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
interrupt-map-mask = <0xff00 0 0 0x7>;
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
usb@1,0 {
reg = <0x800 0 0 0 0>;
phys = <&usb0 0>;
phy-names = "usb";
};
usb@2,0 {
reg = <0x1000 0 0 0 0>;
phys = <&usb0 0>;
phy-names = "usb";
};
};
pci1: pci@ee0d0000 {
compatible = "renesas,pci-r8a7791",
"renesas,pci-rcar-gen2";
device_type = "pci";
reg = <0 0xee0d0000 0 0xc00>,
<0 0xee0c0000 0 0x1100>;
interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 703>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 703>;
status = "disabled";
bus-range = <1 1>;
#address-cells = <3>;
#size-cells = <2>;
#interrupt-cells = <1>;
ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
interrupt-map-mask = <0xff00 0 0 0x7>;
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
usb@1,0 {
reg = <0x10800 0 0 0 0>;
phys = <&usb2 0>;
phy-names = "usb";
};
usb@2,0 {
reg = <0x11000 0 0 0 0>;
phys = <&usb2 0>;
phy-names = "usb";
};
};
sdhi0: sd@ee100000 {
compatible = "renesas,sdhi-r8a7791",
"renesas,rcar-gen2-sdhi";
reg = <0 0xee100000 0 0x328>;
interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 314>;
dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
<&dmac1 0xcd>, <&dmac1 0xce>;
dma-names = "tx", "rx", "tx", "rx";
max-frequency = <195000000>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 314>;
status = "disabled";
};
sdhi1: sd@ee140000 {
compatible = "renesas,sdhi-r8a7791",
"renesas,rcar-gen2-sdhi";
reg = <0 0xee140000 0 0x100>;
interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 312>;
dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
<&dmac1 0xc1>, <&dmac1 0xc2>;
dma-names = "tx", "rx", "tx", "rx";
max-frequency = <97500000>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 312>;
status = "disabled";
};
sdhi2: sd@ee160000 {
compatible = "renesas,sdhi-r8a7791",
"renesas,rcar-gen2-sdhi";
reg = <0 0xee160000 0 0x100>;
interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 311>;
dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
<&dmac1 0xd3>, <&dmac1 0xd4>;
dma-names = "tx", "rx", "tx", "rx";
max-frequency = <97500000>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 311>;
status = "disabled";
};
mmcif0: mmc@ee200000 {
compatible = "renesas,mmcif-r8a7791",
"renesas,sh-mmcif";
reg = <0 0xee200000 0 0x80>;
interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 315>;
dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
<&dmac1 0xd1>, <&dmac1 0xd2>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 315>;
reg-io-width = <4>;
status = "disabled";
max-frequency = <97500000>;
};
sata0: sata@ee300000 {
compatible = "renesas,sata-r8a7791",
"renesas,rcar-gen2-sata";
reg = <0 0xee300000 0 0x2000>;
interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 815>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 815>;
status = "disabled";
};
sata1: sata@ee500000 {
compatible = "renesas,sata-r8a7791",
"renesas,rcar-gen2-sata";
reg = <0 0xee500000 0 0x2000>;
interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 814>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 814>;
status = "disabled";
};
ether: ethernet@ee700000 {
compatible = "renesas,ether-r8a7791",
"renesas,rcar-gen2-ether";
reg = <0 0xee700000 0 0x400>;
interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 813>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 813>;
phy-mode = "rmii";
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
status = "disabled";
};
port@0 { gic: interrupt-controller@f1001000 {
reg = <0>; compatible = "arm,gic-400";
du_out_rgb: endpoint { #interrupt-cells = <3>;
#address-cells = <0>;
interrupt-controller;
reg = <0 0xf1001000 0 0x1000>, <0 0xf1002000 0 0x2000>,
<0 0xf1004000 0 0x2000>, <0 0xf1006000 0 0x2000>;
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
clocks = <&cpg CPG_MOD 408>;
clock-names = "clk";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 408>;
};
pciec: pcie@fe000000 {
compatible = "renesas,pcie-r8a7791",
"renesas,pcie-rcar-gen2";
reg = <0 0xfe000000 0 0x80000>;
#address-cells = <3>;
#size-cells = <2>;
bus-range = <0x00 0xff>;
device_type = "pci";
ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
/* Map all possible DDR as inbound ranges */
dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
0x43000000 2 0x00000000 2 0x00000000 1 0x00000000>;
interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
#interrupt-cells = <1>;
interrupt-map-mask = <0 0 0 0>;
interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
clock-names = "pcie", "pcie_bus";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 319>;
status = "disabled";
};
vsp@fe928000 {
compatible = "renesas,vsp1";
reg = <0 0xfe928000 0 0x8000>;
interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 131>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 131>;
};
vsp@fe930000 {
compatible = "renesas,vsp1";
reg = <0 0xfe930000 0 0x8000>;
interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 128>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 128>;
};
vsp@fe938000 {
compatible = "renesas,vsp1";
reg = <0 0xfe938000 0 0x8000>;
interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 127>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 127>;
};
jpu: jpeg-codec@fe980000 {
compatible = "renesas,jpu-r8a7791",
"renesas,rcar-gen2-jpu";
reg = <0 0xfe980000 0 0x10300>;
interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 106>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 106>;
};
du: display@feb00000 {
compatible = "renesas,du-r8a7791";
reg = <0 0xfeb00000 0 0x40000>,
<0 0xfeb90000 0 0x1c>;
reg-names = "du", "lvds.0";
interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 724>,
<&cpg CPG_MOD 723>,
<&cpg CPG_MOD 726>;
clock-names = "du.0", "du.1", "lvds.0";
status = "disabled";
ports {
#address-cells = <1>;
#size-cells = <0>;
port@0 {
reg = <0>;
du_out_rgb: endpoint {
};
}; };
}; port@1 {
port@1 { reg = <1>;
reg = <1>; du_out_lvds0: endpoint {
du_out_lvds0: endpoint { };
}; };
}; };
}; };
};
can0: can@e6e80000 { prr: chipid@ff000044 {
compatible = "renesas,can-r8a7791", "renesas,rcar-gen2-can"; compatible = "renesas,prr";
reg = <0 0xe6e80000 0 0x1000>; reg = <0 0xff000044 0 4>;
interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; };
clocks = <&cpg CPG_MOD 916>, <&cpg CPG_CORE R8A7791_CLK_RCAN>,
<&can_clk>; cmt0: timer@ffca0000 {
clock-names = "clkp1", "clkp2", "can_clk"; compatible = "renesas,r8a7791-cmt0",
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; "renesas,rcar-gen2-cmt0";
resets = <&cpg 916>; reg = <0 0xffca0000 0 0x1004>;
status = "disabled"; interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
}; <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 124>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 124>;
status = "disabled";
};
can1: can@e6e88000 { cmt1: timer@e6130000 {
compatible = "renesas,can-r8a7791", "renesas,rcar-gen2-can"; compatible = "renesas,r8a7791-cmt1",
reg = <0 0xe6e88000 0 0x1000>; "renesas,rcar-gen2-cmt1";
interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; reg = <0 0xe6130000 0 0x1004>;
clocks = <&cpg CPG_MOD 915>, <&cpg CPG_CORE R8A7791_CLK_RCAN>, interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
<&can_clk>; <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
clock-names = "clkp1", "clkp2", "can_clk"; <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
resets = <&cpg 915>; <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
status = "disabled"; <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 329>;
clock-names = "fck";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 329>;
status = "disabled";
};
}; };
jpu: jpeg-codec@fe980000 { timer {
compatible = "renesas,jpu-r8a7791", "renesas,rcar-gen2-jpu"; compatible = "arm,armv7-timer";
reg = <0 0xfe980000 0 0x10300>; interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>; <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
clocks = <&cpg CPG_MOD 106>; <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
resets = <&cpg 106>;
}; };
/* External root clock */ /* External root clock */
...@@ -1222,447 +1734,4 @@ can_clk: can { ...@@ -1222,447 +1734,4 @@ can_clk: can {
/* This value must be overridden by the board. */ /* This value must be overridden by the board. */
clock-frequency = <0>; clock-frequency = <0>;
}; };
cpg: clock-controller@e6150000 {
compatible = "renesas,r8a7791-cpg-mssr";
reg = <0 0xe6150000 0 0x1000>;
clocks = <&extal_clk>, <&usb_extal_clk>;
clock-names = "extal", "usb_extal";
#clock-cells = <2>;
#power-domain-cells = <0>;
#reset-cells = <1>;
};
rst: reset-controller@e6160000 {
compatible = "renesas,r8a7791-rst";
reg = <0 0xe6160000 0 0x0100>;
};
prr: chipid@ff000044 {
compatible = "renesas,prr";
reg = <0 0xff000044 0 4>;
};
sysc: system-controller@e6180000 {
compatible = "renesas,r8a7791-sysc";
reg = <0 0xe6180000 0 0x0200>;
#power-domain-cells = <1>;
};
qspi: spi@e6b10000 {
compatible = "renesas,qspi-r8a7791", "renesas,qspi";
reg = <0 0xe6b10000 0 0x2c>;
interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 917>;
dmas = <&dmac0 0x17>, <&dmac0 0x18>,
<&dmac1 0x17>, <&dmac1 0x18>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 917>;
num-cs = <1>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
msiof0: spi@e6e20000 {
compatible = "renesas,msiof-r8a7791",
"renesas,rcar-gen2-msiof";
reg = <0 0xe6e20000 0 0x0064>;
interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 000>;
dmas = <&dmac0 0x51>, <&dmac0 0x52>,
<&dmac1 0x51>, <&dmac1 0x52>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 0>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
msiof1: spi@e6e10000 {
compatible = "renesas,msiof-r8a7791",
"renesas,rcar-gen2-msiof";
reg = <0 0xe6e10000 0 0x0064>;
interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 208>;
dmas = <&dmac0 0x55>, <&dmac0 0x56>,
<&dmac1 0x55>, <&dmac1 0x56>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 208>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
msiof2: spi@e6e00000 {
compatible = "renesas,msiof-r8a7791",
"renesas,rcar-gen2-msiof";
reg = <0 0xe6e00000 0 0x0064>;
interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 205>;
dmas = <&dmac0 0x41>, <&dmac0 0x42>,
<&dmac1 0x41>, <&dmac1 0x42>;
dma-names = "tx", "rx", "tx", "rx";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 205>;
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
xhci: usb@ee000000 {
compatible = "renesas,xhci-r8a7791", "renesas,rcar-gen2-xhci";
reg = <0 0xee000000 0 0xc00>;
interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 328>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 328>;
phys = <&usb2 1>;
phy-names = "usb";
status = "disabled";
};
pci0: pci@ee090000 {
compatible = "renesas,pci-r8a7791", "renesas,pci-rcar-gen2";
device_type = "pci";
reg = <0 0xee090000 0 0xc00>,
<0 0xee080000 0 0x1100>;
interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 703>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 703>;
status = "disabled";
bus-range = <0 0>;
#address-cells = <3>;
#size-cells = <2>;
#interrupt-cells = <1>;
ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
interrupt-map-mask = <0xff00 0 0 0x7>;
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
usb@1,0 {
reg = <0x800 0 0 0 0>;
phys = <&usb0 0>;
phy-names = "usb";
};
usb@2,0 {
reg = <0x1000 0 0 0 0>;
phys = <&usb0 0>;
phy-names = "usb";
};
};
pci1: pci@ee0d0000 {
compatible = "renesas,pci-r8a7791", "renesas,pci-rcar-gen2";
device_type = "pci";
reg = <0 0xee0d0000 0 0xc00>,
<0 0xee0c0000 0 0x1100>;
interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 703>;
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 703>;
status = "disabled";
bus-range = <1 1>;
#address-cells = <3>;
#size-cells = <2>;
#interrupt-cells = <1>;
ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
interrupt-map-mask = <0xff00 0 0 0x7>;
interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
usb@1,0 {
reg = <0x10800 0 0 0 0>;
phys = <&usb2 0>;
phy-names = "usb";
};
usb@2,0 {
reg = <0x11000 0 0 0 0>;
phys = <&usb2 0>;
phy-names = "usb";
};
};
pciec: pcie@fe000000 {
compatible = "renesas,pcie-r8a7791", "renesas,pcie-rcar-gen2";
reg = <0 0xfe000000 0 0x80000>;
#address-cells = <3>;
#size-cells = <2>;
bus-range = <0x00 0xff>;
device_type = "pci";
ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
/* Map all possible DDR as inbound ranges */
dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
0x43000000 2 0x00000000 2 0x00000000 1 0x00000000>;
interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
#interrupt-cells = <1>;
interrupt-map-mask = <0 0 0 0>;
interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
clock-names = "pcie", "pcie_bus";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 319>;
status = "disabled";
};
ipmmu_sy0: mmu@e6280000 {
compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
reg = <0 0xe6280000 0 0x1000>;
interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_sy1: mmu@e6290000 {
compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
reg = <0 0xe6290000 0 0x1000>;
interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_ds: mmu@e6740000 {
compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
reg = <0 0xe6740000 0 0x1000>;
interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_mp: mmu@ec680000 {
compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
reg = <0 0xec680000 0 0x1000>;
interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_mx: mmu@fe951000 {
compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
reg = <0 0xfe951000 0 0x1000>;
interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_rt: mmu@ffc80000 {
compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
reg = <0 0xffc80000 0 0x1000>;
interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
ipmmu_gp: mmu@e62a0000 {
compatible = "renesas,ipmmu-r8a7791", "renesas,ipmmu-vmsa";
reg = <0 0xe62a0000 0 0x1000>;
interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>;
#iommu-cells = <1>;
status = "disabled";
};
rcar_sound: sound@ec500000 {
/*
* #sound-dai-cells is required
*
* Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
* Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
*/
compatible = "renesas,rcar_sound-r8a7791",
"renesas,rcar_sound-gen2";
reg = <0 0xec500000 0 0x1000>, /* SCU */
<0 0xec5a0000 0 0x100>, /* ADG */
<0 0xec540000 0 0x1000>, /* SSIU */
<0 0xec541000 0 0x280>, /* SSI */
<0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
clocks = <&cpg CPG_MOD 1005>,
<&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
<&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
<&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
<&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
<&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
<&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
<&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
<&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
<&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
<&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
<&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
<&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
<&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
<&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>,
<&cpg CPG_CORE R8A7791_CLK_M2>;
clock-names = "ssi-all",
"ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
"ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
"src.9", "src.8", "src.7", "src.6", "src.5",
"src.4", "src.3", "src.2", "src.1", "src.0",
"ctu.0", "ctu.1",
"mix.0", "mix.1",
"dvc.0", "dvc.1",
"clk_a", "clk_b", "clk_c", "clk_i";
power-domains = <&sysc R8A7791_PD_ALWAYS_ON>;
resets = <&cpg 1005>,
<&cpg 1006>, <&cpg 1007>, <&cpg 1008>, <&cpg 1009>,
<&cpg 1010>, <&cpg 1011>, <&cpg 1012>, <&cpg 1013>,
<&cpg 1014>, <&cpg 1015>;
reset-names = "ssi-all",
"ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
"ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0";
status = "disabled";
rcar_sound,dvc {
dvc0: dvc-0 {
dmas = <&audma1 0xbc>;
dma-names = "tx";
};
dvc1: dvc-1 {
dmas = <&audma1 0xbe>;
dma-names = "tx";
};
};
rcar_sound,mix {
mix0: mix-0 { };
mix1: mix-1 { };
};
rcar_sound,ctu {
ctu00: ctu-0 { };
ctu01: ctu-1 { };
ctu02: ctu-2 { };
ctu03: ctu-3 { };
ctu10: ctu-4 { };
ctu11: ctu-5 { };
ctu12: ctu-6 { };
ctu13: ctu-7 { };
};
rcar_sound,src {
src0: src-0 {
interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x85>, <&audma1 0x9a>;
dma-names = "rx", "tx";
};
src1: src-1 {
interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x87>, <&audma1 0x9c>;
dma-names = "rx", "tx";
};
src2: src-2 {
interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x89>, <&audma1 0x9e>;
dma-names = "rx", "tx";
};
src3: src-3 {
interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8b>, <&audma1 0xa0>;
dma-names = "rx", "tx";
};
src4: src-4 {
interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8d>, <&audma1 0xb0>;
dma-names = "rx", "tx";
};
src5: src-5 {
interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x8f>, <&audma1 0xb2>;
dma-names = "rx", "tx";
};
src6: src-6 {
interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x91>, <&audma1 0xb4>;
dma-names = "rx", "tx";
};
src7: src-7 {
interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x93>, <&audma1 0xb6>;
dma-names = "rx", "tx";
};
src8: src-8 {
interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x95>, <&audma1 0xb8>;
dma-names = "rx", "tx";
};
src9: src-9 {
interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x97>, <&audma1 0xba>;
dma-names = "rx", "tx";
};
};
rcar_sound,ssi {
ssi0: ssi-0 {
interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi1: ssi-1 {
interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi2: ssi-2 {
interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi3: ssi-3 {
interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi4: ssi-4 {
interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi5: ssi-5 {
interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi6: ssi-6 {
interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi7: ssi-7 {
interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi8: ssi-8 {
interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
dma-names = "rx", "tx", "rxu", "txu";
};
ssi9: ssi-9 {
interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
dma-names = "rx", "tx", "rxu", "txu";
};
};
};
}; };
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment