Commit c04c7754 authored by Joseph Lo's avatar Joseph Lo Committed by Stephen Warren

ARM: tegra: do v7_invalidate_l1 only when CPU is Cortex-A9

The v7_invalidate_l1 was used for the L1 cache that come out from reset
in a undefined state. This is no need for Cortex-A15. We do it for A9
only.
Signed-off-by: default avatarJoseph Lo <josephl@nvidia.com>
Signed-off-by: default avatarStephen Warren <swarren@nvidia.com>
parent 3045cb33
...@@ -6,6 +6,7 @@ ...@@ -6,6 +6,7 @@
.section ".text.head", "ax" .section ".text.head", "ax"
ENTRY(tegra_secondary_startup) ENTRY(tegra_secondary_startup)
bl v7_invalidate_l1 check_cpu_part_num 0xc09, r8, r9
bleq v7_invalidate_l1
b secondary_startup b secondary_startup
ENDPROC(tegra_secondary_startup) ENDPROC(tegra_secondary_startup)
...@@ -40,9 +40,11 @@ ...@@ -40,9 +40,11 @@
* re-enabling sdram. * re-enabling sdram.
* *
* r6: SoC ID * r6: SoC ID
* r8: CPU part number
*/ */
ENTRY(tegra_resume) ENTRY(tegra_resume)
bl v7_invalidate_l1 check_cpu_part_num 0xc09, r8, r9
bleq v7_invalidate_l1
cpu_id r0 cpu_id r0
tegra_get_soc_id TEGRA_APB_MISC_BASE, r6 tegra_get_soc_id TEGRA_APB_MISC_BASE, r6
...@@ -70,7 +72,8 @@ no_cpu0_chk: ...@@ -70,7 +72,8 @@ no_cpu0_chk:
str r1, [r2] str r1, [r2]
1: 1:
check_cpu_part_num 0xc09, r8, r9 mov32 r9, 0xc09
cmp r8, r9
bne not_ca9 bne not_ca9
#ifdef CONFIG_HAVE_ARM_SCU #ifdef CONFIG_HAVE_ARM_SCU
/* enable SCU */ /* enable SCU */
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment