Commit c0aac3a5 authored by Jinyang He's avatar Jinyang He Committed by Thomas Bogendoerfer

MIPS: KASLR: Avoid endless loop in sync_icache if synci_step is zero

Most platforms do not need to do synci instruction operations when
synci_step is 0. But for example, the synci implementation on Loongson64
platform has some changes. On the one hand, it ensures that the memory
access instructions have been completed. On the other hand, it guarantees
that all prefetch instructions need to be fetched again. And its address
information is useless. Thus, only one synci operation is required when
synci_step is 0 on Loongson64 platform. I guess that some other platforms
have similar implementations on synci, so add judgment conditions in
`while` to ensure that at least all platforms perform synci operations
once. For those platforms that do not need synci, they just do one more
operation similar to nop.
Signed-off-by: default avatarJinyang He <hejinyang@loongson.cn>
Signed-off-by: default avatarThomas Bogendoerfer <tsbogend@alpha.franken.de>
parent 4f1682b8
...@@ -64,7 +64,7 @@ static void __init sync_icache(void *kbase, unsigned long kernel_length) ...@@ -64,7 +64,7 @@ static void __init sync_icache(void *kbase, unsigned long kernel_length)
: "r" (kbase)); : "r" (kbase));
kbase += step; kbase += step;
} while (kbase < kend); } while (step && kbase < kend);
/* Completion barrier */ /* Completion barrier */
__sync(); __sync();
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment