Commit de9ce703 authored by Dmitry Torokhov's avatar Dmitry Torokhov

Input: i8042 - get rid of polling timer

Remove polling timer that was used to detect keybord/mice hotplug and
register both IRQs right away instead of waiting for a driver to
attach to a port.
Signed-off-by: default avatarDmitry Torokhov <dtor@mail.ru>
parent 6d2750c1
...@@ -90,46 +90,24 @@ static DEFINE_SPINLOCK(i8042_lock); ...@@ -90,46 +90,24 @@ static DEFINE_SPINLOCK(i8042_lock);
struct i8042_port { struct i8042_port {
struct serio *serio; struct serio *serio;
int irq; int irq;
unsigned char disable;
unsigned char irqen;
unsigned char exists; unsigned char exists;
signed char mux; signed char mux;
char name[8];
}; };
#define I8042_KBD_PORT_NO 0 #define I8042_KBD_PORT_NO 0
#define I8042_AUX_PORT_NO 1 #define I8042_AUX_PORT_NO 1
#define I8042_MUX_PORT_NO 2 #define I8042_MUX_PORT_NO 2
#define I8042_NUM_PORTS (I8042_NUM_MUX_PORTS + 2) #define I8042_NUM_PORTS (I8042_NUM_MUX_PORTS + 2)
static struct i8042_port i8042_ports[I8042_NUM_PORTS] = {
{ static struct i8042_port i8042_ports[I8042_NUM_PORTS];
.disable = I8042_CTR_KBDDIS,
.irqen = I8042_CTR_KBDINT,
.mux = -1,
.name = "KBD",
},
{
.disable = I8042_CTR_AUXDIS,
.irqen = I8042_CTR_AUXINT,
.mux = -1,
.name = "AUX",
}
};
static unsigned char i8042_initial_ctr; static unsigned char i8042_initial_ctr;
static unsigned char i8042_ctr; static unsigned char i8042_ctr;
static unsigned char i8042_mux_open;
static unsigned char i8042_mux_present; static unsigned char i8042_mux_present;
static struct timer_list i8042_timer; static unsigned char i8042_kbd_irq_registered;
static unsigned char i8042_aux_irq_registered;
static struct platform_device *i8042_platform_device; static struct platform_device *i8042_platform_device;
/*
* Shared IRQ's require a device pointer, but this driver doesn't support
* multiple devices
*/
#define i8042_request_irq_cookie (&i8042_timer)
static irqreturn_t i8042_interrupt(int irq, void *dev_id, struct pt_regs *regs); static irqreturn_t i8042_interrupt(int irq, void *dev_id, struct pt_regs *regs);
/* /*
...@@ -141,6 +119,7 @@ static irqreturn_t i8042_interrupt(int irq, void *dev_id, struct pt_regs *regs); ...@@ -141,6 +119,7 @@ static irqreturn_t i8042_interrupt(int irq, void *dev_id, struct pt_regs *regs);
static int i8042_wait_read(void) static int i8042_wait_read(void)
{ {
int i = 0; int i = 0;
while ((~i8042_read_status() & I8042_STR_OBF) && (i < I8042_CTL_TIMEOUT)) { while ((~i8042_read_status() & I8042_STR_OBF) && (i < I8042_CTL_TIMEOUT)) {
udelay(50); udelay(50);
i++; i++;
...@@ -151,6 +130,7 @@ static int i8042_wait_read(void) ...@@ -151,6 +130,7 @@ static int i8042_wait_read(void)
static int i8042_wait_write(void) static int i8042_wait_write(void)
{ {
int i = 0; int i = 0;
while ((i8042_read_status() & I8042_STR_IBF) && (i < I8042_CTL_TIMEOUT)) { while ((i8042_read_status() & I8042_STR_IBF) && (i < I8042_CTL_TIMEOUT)) {
udelay(50); udelay(50);
i++; i++;
...@@ -192,48 +172,57 @@ static int i8042_flush(void) ...@@ -192,48 +172,57 @@ static int i8042_flush(void)
* encoded in bits 8-11 of the command number. * encoded in bits 8-11 of the command number.
*/ */
static int i8042_command(unsigned char *param, int command) static int __i8042_command(unsigned char *param, int command)
{ {
unsigned long flags; int i, error;
int i, retval, auxerr = 0;
if (i8042_noloop && command == I8042_CMD_AUX_LOOP) if (i8042_noloop && command == I8042_CMD_AUX_LOOP)
return -1; return -1;
spin_lock_irqsave(&i8042_lock, flags); error = i8042_wait_write();
if (error)
if ((retval = i8042_wait_write())) return error;
goto out;
dbg("%02x -> i8042 (command)", command & 0xff); dbg("%02x -> i8042 (command)", command & 0xff);
i8042_write_command(command & 0xff); i8042_write_command(command & 0xff);
for (i = 0; i < ((command >> 12) & 0xf); i++) { for (i = 0; i < ((command >> 12) & 0xf); i++) {
if ((retval = i8042_wait_write())) error = i8042_wait_write();
goto out; if (error)
return error;
dbg("%02x -> i8042 (parameter)", param[i]); dbg("%02x -> i8042 (parameter)", param[i]);
i8042_write_data(param[i]); i8042_write_data(param[i]);
} }
for (i = 0; i < ((command >> 8) & 0xf); i++) { for (i = 0; i < ((command >> 8) & 0xf); i++) {
if ((retval = i8042_wait_read())) error = i8042_wait_read();
goto out; if (error) {
dbg(" -- i8042 (timeout)");
return error;
}
if (command == I8042_CMD_AUX_LOOP && if (command == I8042_CMD_AUX_LOOP &&
!(i8042_read_status() & I8042_STR_AUXDATA)) { !(i8042_read_status() & I8042_STR_AUXDATA)) {
retval = auxerr = -1; dbg(" -- i8042 (auxerr)");
goto out; return -1;
} }
param[i] = i8042_read_data(); param[i] = i8042_read_data();
dbg("%02x <- i8042 (return)", param[i]); dbg("%02x <- i8042 (return)", param[i]);
} }
if (retval) return 0;
dbg(" -- i8042 (%s)", auxerr ? "auxerr" : "timeout"); }
out: static int i8042_command(unsigned char *param, int command)
{
unsigned long flags;
int retval;
spin_lock_irqsave(&i8042_lock, flags);
retval = __i8042_command(param, command);
spin_unlock_irqrestore(&i8042_lock, flags); spin_unlock_irqrestore(&i8042_lock, flags);
return retval; return retval;
} }
...@@ -248,7 +237,7 @@ static int i8042_kbd_write(struct serio *port, unsigned char c) ...@@ -248,7 +237,7 @@ static int i8042_kbd_write(struct serio *port, unsigned char c)
spin_lock_irqsave(&i8042_lock, flags); spin_lock_irqsave(&i8042_lock, flags);
if(!(retval = i8042_wait_write())) { if (!(retval = i8042_wait_write())) {
dbg("%02x -> i8042 (kbd-data)", c); dbg("%02x -> i8042 (kbd-data)", c);
i8042_write_data(c); i8042_write_data(c);
} }
...@@ -286,100 +275,6 @@ static int i8042_aux_write(struct serio *serio, unsigned char c) ...@@ -286,100 +275,6 @@ static int i8042_aux_write(struct serio *serio, unsigned char c)
return retval; return retval;
} }
/*
* i8042_activate_port() enables port on a chip.
*/
static int i8042_activate_port(struct i8042_port *port)
{
if (!port->serio)
return -1;
i8042_flush();
/*
* Enable port again here because it is disabled if we are
* resuming (normally it is enabled already).
*/
i8042_ctr &= ~port->disable;
i8042_ctr |= port->irqen;
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
i8042_ctr &= ~port->irqen;
return -1;
}
return 0;
}
/*
* i8042_open() is called when a port is open by the higher layer.
* It allocates the interrupt and calls i8042_enable_port.
*/
static int i8042_open(struct serio *serio)
{
struct i8042_port *port = serio->port_data;
if (port->mux != -1)
if (i8042_mux_open++)
return 0;
if (request_irq(port->irq, i8042_interrupt,
IRQF_SHARED, "i8042", i8042_request_irq_cookie)) {
printk(KERN_ERR "i8042.c: Can't get irq %d for %s, unregistering the port.\n", port->irq, port->name);
goto irq_fail;
}
if (i8042_activate_port(port)) {
printk(KERN_ERR "i8042.c: Can't activate %s, unregistering the port\n", port->name);
goto activate_fail;
}
i8042_interrupt(0, NULL, NULL);
return 0;
activate_fail:
free_irq(port->irq, i8042_request_irq_cookie);
irq_fail:
serio_unregister_port_delayed(serio);
return -1;
}
/*
* i8042_close() frees the interrupt, so that it can possibly be used
* by another driver. We never know - if the user doesn't have a mouse,
* the BIOS could have used the AUX interrupt for PCI.
*/
static void i8042_close(struct serio *serio)
{
struct i8042_port *port = serio->port_data;
if (port->mux != -1)
if (--i8042_mux_open)
return;
i8042_ctr &= ~port->irqen;
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
printk(KERN_WARNING "i8042.c: Can't write CTR while closing %s.\n", port->name);
/*
* We still want to continue and free IRQ so if more data keeps coming in
* kernel will just ignore the irq.
*/
}
free_irq(port->irq, i8042_request_irq_cookie);
i8042_flush();
}
/* /*
* i8042_start() is called by serio core when port is about to finish * i8042_start() is called by serio core when port is about to finish
* registering. It will mark port as existing so i8042_interrupt can * registering. It will mark port as existing so i8042_interrupt can
...@@ -423,8 +318,6 @@ static irqreturn_t i8042_interrupt(int irq, void *dev_id, struct pt_regs *regs) ...@@ -423,8 +318,6 @@ static irqreturn_t i8042_interrupt(int irq, void *dev_id, struct pt_regs *regs)
unsigned int port_no; unsigned int port_no;
int ret; int ret;
mod_timer(&i8042_timer, jiffies + I8042_POLL_PERIOD);
spin_lock_irqsave(&i8042_lock, flags); spin_lock_irqsave(&i8042_lock, flags);
str = i8042_read_status(); str = i8042_read_status();
if (unlikely(~str & I8042_STR_OBF)) { if (unlikely(~str & I8042_STR_OBF)) {
...@@ -480,8 +373,8 @@ static irqreturn_t i8042_interrupt(int irq, void *dev_id, struct pt_regs *regs) ...@@ -480,8 +373,8 @@ static irqreturn_t i8042_interrupt(int irq, void *dev_id, struct pt_regs *regs)
port = &i8042_ports[port_no]; port = &i8042_ports[port_no];
dbg("%02x <- i8042 (interrupt, %s, %d%s%s)", dbg("%02x <- i8042 (interrupt, %d, %d%s%s)",
data, port->name, irq, data, port_no, irq,
dfl & SERIO_PARITY ? ", bad parity" : "", dfl & SERIO_PARITY ? ", bad parity" : "",
dfl & SERIO_TIMEOUT ? ", timeout" : ""); dfl & SERIO_TIMEOUT ? ", timeout" : "");
...@@ -493,6 +386,58 @@ static irqreturn_t i8042_interrupt(int irq, void *dev_id, struct pt_regs *regs) ...@@ -493,6 +386,58 @@ static irqreturn_t i8042_interrupt(int irq, void *dev_id, struct pt_regs *regs)
return IRQ_RETVAL(ret); return IRQ_RETVAL(ret);
} }
/*
* i8042_enable_kbd_port enables keybaord port on chip
*/
static int i8042_enable_kbd_port(void)
{
i8042_ctr &= ~I8042_CTR_KBDDIS;
i8042_ctr |= I8042_CTR_KBDINT;
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
printk(KERN_ERR "i8042.c: Failed to enable KBD port.\n");
return -EIO;
}
return 0;
}
/*
* i8042_enable_aux_port enables AUX (mouse) port on chip
*/
static int i8042_enable_aux_port(void)
{
i8042_ctr &= ~I8042_CTR_AUXDIS;
i8042_ctr |= I8042_CTR_AUXINT;
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
printk(KERN_ERR "i8042.c: Failed to enable AUX port.\n");
return -EIO;
}
return 0;
}
/*
* i8042_enable_mux_ports enables 4 individual AUX ports after
* the controller has been switched into Multiplexed mode
*/
static int i8042_enable_mux_ports(void)
{
unsigned char param;
int i;
for (i = 0; i < I8042_NUM_MUX_PORTS; i++) {
i8042_command(&param, I8042_CMD_MUX_PFX + i);
i8042_command(&param, I8042_CMD_AUX_ENABLE);
}
return i8042_enable_aux_port();
}
/* /*
* i8042_set_mux_mode checks whether the controller has an active * i8042_set_mux_mode checks whether the controller has an active
* multiplexor and puts the chip into Multiplexed (1) or Legacy (0) mode. * multiplexor and puts the chip into Multiplexed (1) or Legacy (0) mode.
...@@ -510,8 +455,7 @@ static int i8042_set_mux_mode(unsigned int mode, unsigned char *mux_version) ...@@ -510,8 +455,7 @@ static int i8042_set_mux_mode(unsigned int mode, unsigned char *mux_version)
/* /*
* Internal loopback test - send three bytes, they should come back from the * Internal loopback test - send three bytes, they should come back from the
* mouse interface, the last should be version. Note that we negate mouseport * mouse interface, the last should be version.
* command responses for the i8042_check_aux() routine.
*/ */
param = 0xf0; param = 0xf0;
...@@ -530,67 +474,67 @@ static int i8042_set_mux_mode(unsigned int mode, unsigned char *mux_version) ...@@ -530,67 +474,67 @@ static int i8042_set_mux_mode(unsigned int mode, unsigned char *mux_version)
return 0; return 0;
} }
/* /*
* i8042_enable_mux_ports enables 4 individual AUX ports after * i8042_check_mux() checks whether the controller supports the PS/2 Active
* the controller has been switched into Multiplexed mode * Multiplexing specification by Synaptics, Phoenix, Insyde and
* LCS/Telegraphics.
*/ */
static int i8042_enable_mux_ports(void) static int __devinit i8042_check_mux(void)
{ {
unsigned char param; unsigned char mux_version;
int i;
if (i8042_set_mux_mode(1, &mux_version))
return -1;
/* /*
* Disable all muxed ports by disabling AUX. * Workaround for interference with USB Legacy emulation
* that causes a v10.12 MUX to be found.
*/ */
if (mux_version == 0xAC)
return -1;
printk(KERN_INFO "i8042.c: Detected active multiplexing controller, rev %d.%d.\n",
(mux_version >> 4) & 0xf, mux_version & 0xf);
/*
* Disable all muxed ports by disabling AUX.
*/
i8042_ctr |= I8042_CTR_AUXDIS; i8042_ctr |= I8042_CTR_AUXDIS;
i8042_ctr &= ~I8042_CTR_AUXINT; i8042_ctr &= ~I8042_CTR_AUXINT;
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) { if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
printk(KERN_ERR "i8042.c: Failed to disable AUX port, can't use MUX.\n"); printk(KERN_ERR "i8042.c: Failed to disable AUX port, can't use MUX.\n");
return -1; return -EIO;
} }
/* i8042_mux_present = 1;
* Enable all muxed ports.
*/
for (i = 0; i < I8042_NUM_MUX_PORTS; i++) {
i8042_command(&param, I8042_CMD_MUX_PFX + i);
i8042_command(&param, I8042_CMD_AUX_ENABLE);
}
return 0; return 0;
} }
/* /*
* i8042_check_mux() checks whether the controller supports the PS/2 Active * The following is used to test AUX IRQ delivery.
* Multiplexing specification by Synaptics, Phoenix, Insyde and
* LCS/Telegraphics.
*/ */
static struct completion i8042_aux_irq_delivered __devinitdata;
static int i8042_irq_being_tested __devinitdata;
static int __devinit i8042_check_mux(void) static irqreturn_t __devinit i8042_aux_test_irq(int irq, void *dev_id, struct pt_regs *regs)
{ {
unsigned char mux_version; unsigned long flags;
unsigned char str, data;
if (i8042_set_mux_mode(1, &mux_version))
return -1;
/* Workaround for interference with USB Legacy emulation */
/* that causes a v10.12 MUX to be found. */
if (mux_version == 0xAC)
return -1;
printk(KERN_INFO "i8042.c: Detected active multiplexing controller, rev %d.%d.\n",
(mux_version >> 4) & 0xf, mux_version & 0xf);
if (i8042_enable_mux_ports()) spin_lock_irqsave(&i8042_lock, flags);
return -1; str = i8042_read_status();
if (str & I8042_STR_OBF) {
data = i8042_read_data();
if (i8042_irq_being_tested &&
data == 0xa5 && (str & I8042_STR_AUXDATA))
complete(&i8042_aux_irq_delivered);
}
spin_unlock_irqrestore(&i8042_lock, flags);
i8042_mux_present = 1; return IRQ_HANDLED;
return 0;
} }
...@@ -601,18 +545,10 @@ static int __devinit i8042_check_mux(void) ...@@ -601,18 +545,10 @@ static int __devinit i8042_check_mux(void)
static int __devinit i8042_check_aux(void) static int __devinit i8042_check_aux(void)
{ {
int retval = -1;
int irq_registered = 0;
unsigned long flags;
unsigned char param; unsigned char param;
static int i8042_check_aux_cookie;
/*
* Check if AUX irq is available. If it isn't, then there is no point
* in trying to detect AUX presence.
*/
if (request_irq(i8042_ports[I8042_AUX_PORT_NO].irq, i8042_interrupt,
IRQF_SHARED, "i8042", &i8042_check_aux_cookie))
return -1;
free_irq(i8042_ports[I8042_AUX_PORT_NO].irq, &i8042_check_aux_cookie);
/* /*
* Get rid of bytes in the queue. * Get rid of bytes in the queue.
...@@ -637,9 +573,9 @@ static int __devinit i8042_check_aux(void) ...@@ -637,9 +573,9 @@ static int __devinit i8042_check_aux(void)
* AUX ports, we test for this only when the LOOP command failed. * AUX ports, we test for this only when the LOOP command failed.
*/ */
if (i8042_command(&param, I8042_CMD_AUX_TEST) if (i8042_command(&param, I8042_CMD_AUX_TEST) ||
|| (param && param != 0xfa && param != 0xff)) (param && param != 0xfa && param != 0xff))
return -1; return -1;
} }
/* /*
...@@ -659,54 +595,80 @@ static int __devinit i8042_check_aux(void) ...@@ -659,54 +595,80 @@ static int __devinit i8042_check_aux(void)
return -1; return -1;
/* /*
* Disable the interface. * Test AUX IRQ delivery to make sure BIOS did not grab the IRQ and
* used it for a PCI card or somethig else.
*/ */
i8042_ctr |= I8042_CTR_AUXDIS; if (i8042_noloop) {
i8042_ctr &= ~I8042_CTR_AUXINT; /*
* Without LOOP command we can't test AUX IRQ delivery. Assume the port
* is working and hope we are right.
*/
retval = 0;
goto out;
}
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) if (request_irq(I8042_AUX_IRQ, i8042_aux_test_irq, IRQF_SHARED,
return -1; "i8042", i8042_platform_device))
goto out;
return 0; irq_registered = 1;
}
if (i8042_enable_aux_port())
goto out;
spin_lock_irqsave(&i8042_lock, flags);
init_completion(&i8042_aux_irq_delivered);
i8042_irq_being_tested = 1;
param = 0xa5;
retval = __i8042_command(&param, I8042_CMD_AUX_LOOP & 0xf0ff);
spin_unlock_irqrestore(&i8042_lock, flags);
if (retval)
goto out;
if (wait_for_completion_timeout(&i8042_aux_irq_delivered,
msecs_to_jiffies(250)) == 0) {
/* /*
* i8042_port_register() marks the device as existing, * AUX IRQ was never delivered so we need to flush the controller to
* registers it, and reports to the user. * get rid of the byte we put there; otherwise keyboard may not work.
*/ */
i8042_flush();
retval = -1;
}
static int __devinit i8042_port_register(struct i8042_port *port) out:
{
i8042_ctr &= ~port->disable;
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) { /*
printk(KERN_WARNING "i8042.c: Can't write CTR while registering.\n"); * Disable the interface.
kfree(port->serio); */
port->serio = NULL;
i8042_ctr |= port->disable;
return -EIO;
}
printk(KERN_INFO "serio: i8042 %s port at %#lx,%#lx irq %d\n", i8042_ctr |= I8042_CTR_AUXDIS;
port->name, i8042_ctr &= ~I8042_CTR_AUXINT;
(unsigned long) I8042_DATA_REG,
(unsigned long) I8042_COMMAND_REG,
port->irq);
serio_register_port(port->serio); if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
retval = -1;
return 0; if (irq_registered)
} free_irq(I8042_AUX_IRQ, i8042_platform_device);
return retval;
}
static void i8042_timer_func(unsigned long data) static int i8042_controller_check(void)
{ {
i8042_interrupt(0, NULL, NULL); if (i8042_flush() == I8042_BUFFER_SIZE) {
printk(KERN_ERR "i8042.c: No controller found.\n");
return -ENODEV;
}
return 0;
} }
static int i8042_ctl_test(void) static int i8042_controller_selftest(void)
{ {
unsigned char param; unsigned char param;
...@@ -715,13 +677,13 @@ static int i8042_ctl_test(void) ...@@ -715,13 +677,13 @@ static int i8042_ctl_test(void)
if (i8042_command(&param, I8042_CMD_CTL_TEST)) { if (i8042_command(&param, I8042_CMD_CTL_TEST)) {
printk(KERN_ERR "i8042.c: i8042 controller self test timeout.\n"); printk(KERN_ERR "i8042.c: i8042 controller self test timeout.\n");
return -1; return -ENODEV;
} }
if (param != I8042_RET_CTL_TEST) { if (param != I8042_RET_CTL_TEST) {
printk(KERN_ERR "i8042.c: i8042 controller selftest failed. (%#x != %#x)\n", printk(KERN_ERR "i8042.c: i8042 controller selftest failed. (%#x != %#x)\n",
param, I8042_RET_CTL_TEST); param, I8042_RET_CTL_TEST);
return -1; return -EIO;
} }
return 0; return 0;
...@@ -737,26 +699,13 @@ static int i8042_controller_init(void) ...@@ -737,26 +699,13 @@ static int i8042_controller_init(void)
{ {
unsigned long flags; unsigned long flags;
/*
* Test the i8042. We need to know if it thinks it's working correctly
* before doing anything else.
*/
if (i8042_flush() == I8042_BUFFER_SIZE) {
printk(KERN_ERR "i8042.c: No controller found.\n");
return -1;
}
if (i8042_ctl_test())
return -1;
/* /*
* Save the CTR for restoral on unload / reboot. * Save the CTR for restoral on unload / reboot.
*/ */
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_RCTR)) { if (i8042_command(&i8042_ctr, I8042_CMD_CTL_RCTR)) {
printk(KERN_ERR "i8042.c: Can't read CTR while initializing i8042.\n"); printk(KERN_ERR "i8042.c: Can't read CTR while initializing i8042.\n");
return -1; return -EIO;
} }
i8042_initial_ctr = i8042_ctr; i8042_initial_ctr = i8042_ctr;
...@@ -805,7 +754,7 @@ static int i8042_controller_init(void) ...@@ -805,7 +754,7 @@ static int i8042_controller_init(void)
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) { if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
printk(KERN_ERR "i8042.c: Can't write CTR while initializing i8042.\n"); printk(KERN_ERR "i8042.c: Can't write CTR while initializing i8042.\n");
return -1; return -EIO;
} }
return 0; return 0;
...@@ -813,15 +762,12 @@ static int i8042_controller_init(void) ...@@ -813,15 +762,12 @@ static int i8042_controller_init(void)
/* /*
* Reset the controller. * Reset the controller and reset CRT to the original value set by BIOS.
*/ */
static void i8042_controller_reset(void) static void i8042_controller_reset(void)
{ {
/* i8042_flush();
* Reset the controller if requested.
*/
i8042_ctl_test();
/* /*
* Disable MUX mode if present. * Disable MUX mode if present.
...@@ -831,12 +777,16 @@ static void i8042_controller_reset(void) ...@@ -831,12 +777,16 @@ static void i8042_controller_reset(void)
i8042_set_mux_mode(0, NULL); i8042_set_mux_mode(0, NULL);
/* /*
* Restore the original control register setting. * Reset the controller if requested.
*/ */
i8042_ctr = i8042_initial_ctr; i8042_controller_selftest();
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) /*
* Restore the original control register setting.
*/
if (i8042_command(&i8042_initial_ctr, I8042_CMD_CTL_WCTR))
printk(KERN_WARNING "i8042.c: Can't restore CTR.\n"); printk(KERN_WARNING "i8042.c: Can't restore CTR.\n");
} }
...@@ -850,14 +800,12 @@ static void i8042_controller_cleanup(void) ...@@ -850,14 +800,12 @@ static void i8042_controller_cleanup(void)
{ {
int i; int i;
i8042_flush();
/* /*
* Reset anything that is connected to the ports. * Reset anything that is connected to the ports.
*/ */
for (i = 0; i < I8042_NUM_PORTS; i++) for (i = 0; i < I8042_NUM_PORTS; i++)
if (i8042_ports[i].exists) if (i8042_ports[i].serio)
serio_cleanup(i8042_ports[i].serio); serio_cleanup(i8042_ports[i].serio);
i8042_controller_reset(); i8042_controller_reset();
...@@ -913,8 +861,7 @@ static long i8042_panic_blink(long count) ...@@ -913,8 +861,7 @@ static long i8042_panic_blink(long count)
static int i8042_suspend(struct platform_device *dev, pm_message_t state) static int i8042_suspend(struct platform_device *dev, pm_message_t state)
{ {
del_timer_sync(&i8042_timer); i8042_controller_cleanup();
i8042_controller_reset();
return 0; return 0;
} }
...@@ -926,33 +873,39 @@ static int i8042_suspend(struct platform_device *dev, pm_message_t state) ...@@ -926,33 +873,39 @@ static int i8042_suspend(struct platform_device *dev, pm_message_t state)
static int i8042_resume(struct platform_device *dev) static int i8042_resume(struct platform_device *dev)
{ {
int i; int error;
if (i8042_ctl_test()) error = i8042_controller_check();
return -1; if (error)
return error;
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) { error = i8042_controller_selftest();
printk(KERN_ERR "i8042: Can't write CTR\n"); if (error)
return -1; return error;
}
if (i8042_mux_present)
if (i8042_set_mux_mode(1, NULL) || i8042_enable_mux_ports())
printk(KERN_WARNING "i8042: failed to resume active multiplexor, mouse won't work.\n");
/* /*
* Activate all ports. * Restore pre-resume CTR value and disable all ports
*/ */
for (i = 0; i < I8042_NUM_PORTS; i++) i8042_ctr |= I8042_CTR_AUXDIS | I8042_CTR_KBDDIS;
i8042_activate_port(&i8042_ports[i]); i8042_ctr &= ~(I8042_CTR_AUXINT | I8042_CTR_KBDINT);
if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
printk(KERN_ERR "i8042: Can't write CTR to resume\n");
return -EIO;
}
/* if (i8042_mux_present) {
* Restart timer (for polling "stuck" data) if (i8042_set_mux_mode(1, NULL) || i8042_enable_mux_ports())
*/ printk(KERN_WARNING
mod_timer(&i8042_timer, jiffies + I8042_POLL_PERIOD); "i8042: failed to resume active multiplexor, "
"mouse won't work.\n");
} else if (i8042_ports[I8042_AUX_PORT_NO].serio)
i8042_enable_aux_port();
panic_blink = i8042_panic_blink; if (i8042_ports[I8042_KBD_PORT_NO].serio)
i8042_enable_kbd_port();
i8042_interrupt(0, NULL, NULL);
return 0; return 0;
} }
...@@ -978,24 +931,24 @@ static int __devinit i8042_create_kbd_port(void) ...@@ -978,24 +931,24 @@ static int __devinit i8042_create_kbd_port(void)
serio->id.type = i8042_direct ? SERIO_8042 : SERIO_8042_XL; serio->id.type = i8042_direct ? SERIO_8042 : SERIO_8042_XL;
serio->write = i8042_dumbkbd ? NULL : i8042_kbd_write; serio->write = i8042_dumbkbd ? NULL : i8042_kbd_write;
serio->open = i8042_open;
serio->close = i8042_close;
serio->start = i8042_start; serio->start = i8042_start;
serio->stop = i8042_stop; serio->stop = i8042_stop;
serio->port_data = port; serio->port_data = port;
serio->dev.parent = &i8042_platform_device->dev; serio->dev.parent = &i8042_platform_device->dev;
strlcpy(serio->name, "i8042 Kbd Port", sizeof(serio->name)); strlcpy(serio->name, "i8042 KBD port", sizeof(serio->name));
strlcpy(serio->phys, I8042_KBD_PHYS_DESC, sizeof(serio->phys)); strlcpy(serio->phys, I8042_KBD_PHYS_DESC, sizeof(serio->phys));
port->serio = serio; port->serio = serio;
port->irq = I8042_KBD_IRQ;
return i8042_port_register(port); return 0;
} }
static int __devinit i8042_create_aux_port(void) static int __devinit i8042_create_aux_port(int idx)
{ {
struct serio *serio; struct serio *serio;
struct i8042_port *port = &i8042_ports[I8042_AUX_PORT_NO]; int port_no = idx < 0 ? I8042_AUX_PORT_NO : I8042_MUX_PORT_NO + idx;
struct i8042_port *port = &i8042_ports[port_no];
serio = kzalloc(sizeof(struct serio), GFP_KERNEL); serio = kzalloc(sizeof(struct serio), GFP_KERNEL);
if (!serio) if (!serio)
...@@ -1003,111 +956,191 @@ static int __devinit i8042_create_aux_port(void) ...@@ -1003,111 +956,191 @@ static int __devinit i8042_create_aux_port(void)
serio->id.type = SERIO_8042; serio->id.type = SERIO_8042;
serio->write = i8042_aux_write; serio->write = i8042_aux_write;
serio->open = i8042_open;
serio->close = i8042_close;
serio->start = i8042_start; serio->start = i8042_start;
serio->stop = i8042_stop; serio->stop = i8042_stop;
serio->port_data = port; serio->port_data = port;
serio->dev.parent = &i8042_platform_device->dev; serio->dev.parent = &i8042_platform_device->dev;
strlcpy(serio->name, "i8042 Aux Port", sizeof(serio->name)); if (idx < 0) {
strlcpy(serio->phys, I8042_AUX_PHYS_DESC, sizeof(serio->phys)); strlcpy(serio->name, "i8042 AUX port", sizeof(serio->name));
strlcpy(serio->phys, I8042_AUX_PHYS_DESC, sizeof(serio->phys));
} else {
snprintf(serio->name, sizeof(serio->name), "i8042 AUX%d port", idx);
snprintf(serio->phys, sizeof(serio->phys), I8042_MUX_PHYS_DESC, idx + 1);
}
port->serio = serio; port->serio = serio;
port->mux = idx;
port->irq = I8042_AUX_IRQ;
return i8042_port_register(port); return 0;
} }
static int __devinit i8042_create_mux_port(int index) static void __devinit i8042_free_kbd_port(void)
{ {
struct serio *serio; kfree(i8042_ports[I8042_KBD_PORT_NO].serio);
struct i8042_port *port = &i8042_ports[I8042_MUX_PORT_NO + index]; i8042_ports[I8042_KBD_PORT_NO].serio = NULL;
}
serio = kzalloc(sizeof(struct serio), GFP_KERNEL); static void __devinit i8042_free_aux_ports(void)
if (!serio) {
return -ENOMEM; int i;
serio->id.type = SERIO_8042; for (i = I8042_AUX_PORT_NO; i < I8042_NUM_PORTS; i++) {
serio->write = i8042_aux_write; kfree(i8042_ports[i].serio);
serio->open = i8042_open; i8042_ports[i].serio = NULL;
serio->close = i8042_close; }
serio->start = i8042_start; }
serio->stop = i8042_stop;
serio->port_data = port;
serio->dev.parent = &i8042_platform_device->dev;
snprintf(serio->name, sizeof(serio->name), "i8042 Aux-%d Port", index);
snprintf(serio->phys, sizeof(serio->phys), I8042_MUX_PHYS_DESC, index + 1);
*port = i8042_ports[I8042_AUX_PORT_NO]; static void __devinit i8042_register_ports(void)
port->exists = 0; {
snprintf(port->name, sizeof(port->name), "AUX%d", index); int i;
port->mux = index;
port->serio = serio;
return i8042_port_register(port); for (i = 0; i < I8042_NUM_PORTS; i++) {
if (i8042_ports[i].serio) {
printk(KERN_INFO "serio: %s at %#lx,%#lx irq %d\n",
i8042_ports[i].serio->name,
(unsigned long) I8042_DATA_REG,
(unsigned long) I8042_COMMAND_REG,
i8042_ports[i].irq);
serio_register_port(i8042_ports[i].serio);
}
}
} }
static int __devinit i8042_probe(struct platform_device *dev) static void __devinit i8042_unregister_ports(void)
{ {
int i, have_ports = 0; int i;
int err;
init_timer(&i8042_timer); for (i = 0; i < I8042_NUM_PORTS; i++) {
i8042_timer.function = i8042_timer_func; if (i8042_ports[i].serio) {
serio_unregister_port(i8042_ports[i].serio);
i8042_ports[i].serio = NULL;
}
}
}
static void i8042_free_irqs(void)
{
if (i8042_aux_irq_registered)
free_irq(I8042_AUX_IRQ, i8042_platform_device);
if (i8042_kbd_irq_registered)
free_irq(I8042_KBD_IRQ, i8042_platform_device);
i8042_aux_irq_registered = i8042_kbd_irq_registered = 0;
}
static int __devinit i8042_setup_aux(void)
{
int (*aux_enable)(void);
int error;
int i;
if (i8042_controller_init()) if (i8042_check_aux())
return -ENODEV; return -ENODEV;
if (!i8042_noaux && !i8042_check_aux()) { if (i8042_nomux || i8042_check_mux()) {
if (!i8042_nomux && !i8042_check_mux()) { error = i8042_create_aux_port(-1);
for (i = 0; i < I8042_NUM_MUX_PORTS; i++) { if (error)
err = i8042_create_mux_port(i); goto err_free_ports;
if (err) aux_enable = i8042_enable_aux_port;
goto err_unregister_ports; } else {
} for (i = 0; i < I8042_NUM_MUX_PORTS; i++) {
} else { error = i8042_create_aux_port(i);
err = i8042_create_aux_port(); if (error)
if (err) goto err_free_ports;
goto err_unregister_ports;
} }
have_ports = 1; aux_enable = i8042_enable_mux_ports;
} }
if (!i8042_nokbd) { error = request_irq(I8042_AUX_IRQ, i8042_interrupt, IRQF_SHARED,
err = i8042_create_kbd_port(); "i8042", i8042_platform_device);
if (err) if (error)
goto err_unregister_ports; goto err_free_ports;
have_ports = 1;
}
if (!have_ports) { if (aux_enable())
err = -ENODEV; goto err_free_irq;
goto err_controller_cleanup;
}
mod_timer(&i8042_timer, jiffies + I8042_POLL_PERIOD); i8042_aux_irq_registered = 1;
return 0; return 0;
err_unregister_ports: err_free_irq:
for (i = 0; i < I8042_NUM_PORTS; i++) free_irq(I8042_AUX_IRQ, i8042_platform_device);
if (i8042_ports[i].serio) err_free_ports:
serio_unregister_port(i8042_ports[i].serio); i8042_free_aux_ports();
err_controller_cleanup: return error;
i8042_controller_cleanup(); }
return err; static int __devinit i8042_setup_kbd(void)
{
int error;
error = i8042_create_kbd_port();
if (error)
return error;
error = request_irq(I8042_KBD_IRQ, i8042_interrupt, IRQF_SHARED,
"i8042", i8042_platform_device);
if (error)
goto err_free_port;
error = i8042_enable_kbd_port();
if (error)
goto err_free_irq;
i8042_kbd_irq_registered = 1;
return 0;
err_free_irq:
free_irq(I8042_KBD_IRQ, i8042_platform_device);
err_free_port:
i8042_free_kbd_port();
return error;
} }
static int __devexit i8042_remove(struct platform_device *dev) static int __devinit i8042_probe(struct platform_device *dev)
{ {
int i; int error;
i8042_controller_cleanup(); error = i8042_controller_selftest();
if (error)
return error;
for (i = 0; i < I8042_NUM_PORTS; i++) error = i8042_controller_init();
if (i8042_ports[i].exists) if (error)
serio_unregister_port(i8042_ports[i].serio); return error;
if (!i8042_noaux) {
error = i8042_setup_aux();
if (error && error != -ENODEV && error != -EBUSY)
goto out_fail;
}
if (!i8042_nokbd) {
error = i8042_setup_kbd();
if (error)
goto out_fail;
}
del_timer_sync(&i8042_timer); /*
* Ok, everything is ready, let's register all serio ports
*/
i8042_register_ports();
return 0;
out_fail:
i8042_free_aux_ports(); /* in case KBD failed but AUX not */
i8042_free_irqs();
i8042_controller_reset();
return error;
}
static int __devexit i8042_remove(struct platform_device *dev)
{
i8042_unregister_ports();
i8042_free_irqs();
i8042_controller_reset();
return 0; return 0;
} }
...@@ -1134,8 +1167,9 @@ static int __init i8042_init(void) ...@@ -1134,8 +1167,9 @@ static int __init i8042_init(void)
if (err) if (err)
return err; return err;
i8042_ports[I8042_AUX_PORT_NO].irq = I8042_AUX_IRQ; err = i8042_controller_check();
i8042_ports[I8042_KBD_PORT_NO].irq = I8042_KBD_IRQ; if (err)
goto err_platform_exit;
err = platform_driver_register(&i8042_driver); err = platform_driver_register(&i8042_driver);
if (err) if (err)
...@@ -1151,6 +1185,8 @@ static int __init i8042_init(void) ...@@ -1151,6 +1185,8 @@ static int __init i8042_init(void)
if (err) if (err)
goto err_free_device; goto err_free_device;
panic_blink = i8042_panic_blink;
return 0; return 0;
err_free_device: err_free_device:
...@@ -1167,7 +1203,6 @@ static void __exit i8042_exit(void) ...@@ -1167,7 +1203,6 @@ static void __exit i8042_exit(void)
{ {
platform_device_unregister(i8042_platform_device); platform_device_unregister(i8042_platform_device);
platform_driver_unregister(&i8042_driver); platform_driver_unregister(&i8042_driver);
i8042_platform_exit(); i8042_platform_exit();
panic_blink = NULL; panic_blink = NULL;
......
...@@ -36,15 +36,6 @@ ...@@ -36,15 +36,6 @@
#define I8042_CTL_TIMEOUT 10000 #define I8042_CTL_TIMEOUT 10000
/*
* When the device isn't opened and it's interrupts aren't used, we poll it at
* regular intervals to see if any characters arrived. If yes, we can start
* probing for any mouse / keyboard connected. This is the period of the
* polling.
*/
#define I8042_POLL_PERIOD HZ/20
/* /*
* Status register bits. * Status register bits.
*/ */
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment