Commit eeaf9acb authored by Arınç ÜNAL's avatar Arınç ÜNAL Committed by David S. Miller

net: dsa: mt7530: rename p5_intf_sel and use only for MT7530 switch

The p5_intf_sel pointer is used to store the information of whether PHY
muxing is used or not. PHY muxing is a feature specific to port 5 of the
MT7530 switch. Do not use it for other switch models.

Rename the pointer to p5_mode to store the mode the port is being used in.
Rename the p5_interface_select enum to mt7530_p5_mode, the string
representation to mt7530_p5_mode_str, and the enum elements.

If PHY muxing is not detected, the default mode, GMAC5, will be used.
Signed-off-by: default avatarArınç ÜNAL <arinc.unal@arinc9.com>
Signed-off-by: default avatarDavid S. Miller <davem@davemloft.net>
parent 883ea1c0
...@@ -857,19 +857,15 @@ mt7530_set_ageing_time(struct dsa_switch *ds, unsigned int msecs) ...@@ -857,19 +857,15 @@ mt7530_set_ageing_time(struct dsa_switch *ds, unsigned int msecs)
return 0; return 0;
} }
static const char *p5_intf_modes(unsigned int p5_interface) static const char *mt7530_p5_mode_str(unsigned int mode)
{ {
switch (p5_interface) { switch (mode) {
case P5_DISABLED: case MUX_PHY_P0:
return "DISABLED"; return "MUX PHY P0";
case P5_INTF_SEL_PHY_P0: case MUX_PHY_P4:
return "PHY P0"; return "MUX PHY P4";
case P5_INTF_SEL_PHY_P4:
return "PHY P4";
case P5_INTF_SEL_GMAC5:
return "GMAC5";
default: default:
return "unknown"; return "GMAC5";
} }
} }
...@@ -886,23 +882,23 @@ static void mt7530_setup_port5(struct dsa_switch *ds, phy_interface_t interface) ...@@ -886,23 +882,23 @@ static void mt7530_setup_port5(struct dsa_switch *ds, phy_interface_t interface)
val |= MHWTRAP_MANUAL | MHWTRAP_P5_MAC_SEL | MHWTRAP_P5_DIS; val |= MHWTRAP_MANUAL | MHWTRAP_P5_MAC_SEL | MHWTRAP_P5_DIS;
val &= ~MHWTRAP_P5_RGMII_MODE & ~MHWTRAP_PHY0_SEL; val &= ~MHWTRAP_P5_RGMII_MODE & ~MHWTRAP_PHY0_SEL;
switch (priv->p5_intf_sel) { switch (priv->p5_mode) {
case P5_INTF_SEL_PHY_P0: /* MUX_PHY_P0: P0 -> P5 -> SoC MAC */
/* MT7530_P5_MODE_GPHY_P0: 2nd GMAC -> P5 -> P0 */ case MUX_PHY_P0:
val |= MHWTRAP_PHY0_SEL; val |= MHWTRAP_PHY0_SEL;
fallthrough; fallthrough;
case P5_INTF_SEL_PHY_P4:
/* MT7530_P5_MODE_GPHY_P4: 2nd GMAC -> P5 -> P4 */ /* MUX_PHY_P4: P4 -> P5 -> SoC MAC */
case MUX_PHY_P4:
val &= ~MHWTRAP_P5_MAC_SEL & ~MHWTRAP_P5_DIS; val &= ~MHWTRAP_P5_MAC_SEL & ~MHWTRAP_P5_DIS;
/* Setup the MAC by default for the cpu port */ /* Setup the MAC by default for the cpu port */
mt7530_write(priv, MT753X_PMCR_P(5), 0x56300); mt7530_write(priv, MT753X_PMCR_P(5), 0x56300);
break; break;
case P5_INTF_SEL_GMAC5:
/* MT7530_P5_MODE_GMAC: P5 -> External phy or 2nd GMAC */ /* GMAC5: P5 -> SoC MAC or external PHY */
val &= ~MHWTRAP_P5_DIS;
break;
default: default:
val &= ~MHWTRAP_P5_DIS;
break; break;
} }
...@@ -930,8 +926,8 @@ static void mt7530_setup_port5(struct dsa_switch *ds, phy_interface_t interface) ...@@ -930,8 +926,8 @@ static void mt7530_setup_port5(struct dsa_switch *ds, phy_interface_t interface)
mt7530_write(priv, MT7530_MHWTRAP, val); mt7530_write(priv, MT7530_MHWTRAP, val);
dev_dbg(ds->dev, "Setup P5, HWTRAP=0x%x, intf_sel=%s, phy-mode=%s\n", dev_dbg(ds->dev, "Setup P5, HWTRAP=0x%x, mode=%s, phy-mode=%s\n", val,
val, p5_intf_modes(priv->p5_intf_sel), phy_modes(interface)); mt7530_p5_mode_str(priv->p5_mode), phy_modes(interface));
mutex_unlock(&priv->reg_mutex); mutex_unlock(&priv->reg_mutex);
} }
...@@ -2476,13 +2472,11 @@ mt7530_setup(struct dsa_switch *ds) ...@@ -2476,13 +2472,11 @@ mt7530_setup(struct dsa_switch *ds)
if (ret) if (ret)
return ret; return ret;
/* Setup port 5 */ /* Check for PHY muxing on port 5 */
if (!dsa_is_unused_port(ds, 5)) { if (dsa_is_unused_port(ds, 5)) {
priv->p5_intf_sel = P5_INTF_SEL_GMAC5;
} else {
/* Scan the ethernet nodes. Look for GMAC1, lookup the used PHY. /* Scan the ethernet nodes. Look for GMAC1, lookup the used PHY.
* Set priv->p5_intf_sel to the appropriate value if PHY muxing * Set priv->p5_mode to the appropriate value if PHY muxing is
* is detected. * detected.
*/ */
for_each_child_of_node(dn, mac_np) { for_each_child_of_node(dn, mac_np) {
if (!of_device_is_compatible(mac_np, if (!of_device_is_compatible(mac_np,
...@@ -2506,17 +2500,16 @@ mt7530_setup(struct dsa_switch *ds) ...@@ -2506,17 +2500,16 @@ mt7530_setup(struct dsa_switch *ds)
} }
id = of_mdio_parse_addr(ds->dev, phy_node); id = of_mdio_parse_addr(ds->dev, phy_node);
if (id == 0) if (id == 0)
priv->p5_intf_sel = P5_INTF_SEL_PHY_P0; priv->p5_mode = MUX_PHY_P0;
if (id == 4) if (id == 4)
priv->p5_intf_sel = P5_INTF_SEL_PHY_P4; priv->p5_mode = MUX_PHY_P4;
} }
of_node_put(mac_np); of_node_put(mac_np);
of_node_put(phy_node); of_node_put(phy_node);
break; break;
} }
if (priv->p5_intf_sel == P5_INTF_SEL_PHY_P0 || if (priv->p5_mode == MUX_PHY_P0 || priv->p5_mode == MUX_PHY_P4)
priv->p5_intf_sel == P5_INTF_SEL_PHY_P4)
mt7530_setup_port5(ds, interface); mt7530_setup_port5(ds, interface);
} }
...@@ -2654,9 +2647,6 @@ mt7531_setup(struct dsa_switch *ds) ...@@ -2654,9 +2647,6 @@ mt7531_setup(struct dsa_switch *ds)
MT7531_EXT_P_MDIO_12); MT7531_EXT_P_MDIO_12);
} }
if (!dsa_is_unused_port(ds, 5))
priv->p5_intf_sel = P5_INTF_SEL_GMAC5;
mt7530_rmw(priv, MT7531_GPIO_MODE0, MT7531_GPIO0_MASK, mt7530_rmw(priv, MT7531_GPIO_MODE0, MT7531_GPIO0_MASK,
MT7531_GPIO0_INTERRUPT); MT7531_GPIO0_INTERRUPT);
......
...@@ -708,12 +708,11 @@ struct mt7530_port { ...@@ -708,12 +708,11 @@ struct mt7530_port {
struct phylink_pcs *sgmii_pcs; struct phylink_pcs *sgmii_pcs;
}; };
/* Port 5 interface select definitions */ /* Port 5 mode definitions of the MT7530 switch */
enum p5_interface_select { enum mt7530_p5_mode {
P5_DISABLED, GMAC5,
P5_INTF_SEL_PHY_P0, MUX_PHY_P0,
P5_INTF_SEL_PHY_P4, MUX_PHY_P4,
P5_INTF_SEL_GMAC5,
}; };
struct mt7530_priv; struct mt7530_priv;
...@@ -776,7 +775,7 @@ struct mt753x_info { ...@@ -776,7 +775,7 @@ struct mt753x_info {
* @ports: Holding the state among ports * @ports: Holding the state among ports
* @reg_mutex: The lock for protecting among process accessing * @reg_mutex: The lock for protecting among process accessing
* registers * registers
* @p5_intf_sel: Holding the current port 5 interface select * @p5_mode: Holding the current mode of port 5 of the MT7530 switch
* @p5_sgmii: Flag for distinguishing if port 5 of the MT7531 switch * @p5_sgmii: Flag for distinguishing if port 5 of the MT7531 switch
* has got SGMII * has got SGMII
* @irq: IRQ number of the switch * @irq: IRQ number of the switch
...@@ -798,7 +797,7 @@ struct mt7530_priv { ...@@ -798,7 +797,7 @@ struct mt7530_priv {
const struct mt753x_info *info; const struct mt753x_info *info;
unsigned int id; unsigned int id;
bool mcm; bool mcm;
enum p5_interface_select p5_intf_sel; enum mt7530_p5_mode p5_mode;
bool p5_sgmii; bool p5_sgmii;
u8 mirror_rx; u8 mirror_rx;
u8 mirror_tx; u8 mirror_tx;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment