Commit f4696752 authored by Alexander Shiyan's avatar Alexander Shiyan Committed by Shawn Guo

ARM: i.MX: Use of_clk_get_by_name() for timer clocks for DT case.

Use of_clk_get_by_name() for timer clocks for DT case.
This patch eliminates a lot of unneeded clk_register_clkdev()
calls for GPT.
Signed-off-by: default avatarAlexander Shiyan <shc_work@mail.ru>
Signed-off-by: default avatarShawn Guo <shawn.guo@freescale.com>
parent 186d28c1
...@@ -76,9 +76,6 @@ static void __init _mx1_clocks_init(unsigned long fref) ...@@ -76,9 +76,6 @@ static void __init _mx1_clocks_init(unsigned long fref)
if (IS_ERR(clk[i])) if (IS_ERR(clk[i]))
pr_err("imx1 clk %d: register failed with %ld\n", pr_err("imx1 clk %d: register failed with %ld\n",
i, PTR_ERR(clk[i])); i, PTR_ERR(clk[i]));
clk_register_clkdev(clk[IMX1_CLK_PER1], "per", "imx-gpt.0");
clk_register_clkdev(clk[IMX1_CLK_HCLK], "ipg", "imx-gpt.0");
} }
int __init mx1_clocks_init(unsigned long fref) int __init mx1_clocks_init(unsigned long fref)
...@@ -87,6 +84,8 @@ int __init mx1_clocks_init(unsigned long fref) ...@@ -87,6 +84,8 @@ int __init mx1_clocks_init(unsigned long fref)
_mx1_clocks_init(fref); _mx1_clocks_init(fref);
clk_register_clkdev(clk[IMX1_CLK_PER1], "per", "imx-gpt.0");
clk_register_clkdev(clk[IMX1_CLK_HCLK], "ipg", "imx-gpt.0");
clk_register_clkdev(clk[IMX1_CLK_DMA_GATE], "ahb", "imx1-dma"); clk_register_clkdev(clk[IMX1_CLK_DMA_GATE], "ahb", "imx1-dma");
clk_register_clkdev(clk[IMX1_CLK_HCLK], "ipg", "imx1-dma"); clk_register_clkdev(clk[IMX1_CLK_HCLK], "ipg", "imx1-dma");
clk_register_clkdev(clk[IMX1_CLK_PER1], "per", "imx1-uart.0"); clk_register_clkdev(clk[IMX1_CLK_PER1], "per", "imx1-uart.0");
......
...@@ -234,9 +234,6 @@ static int __init __mx25_clocks_init(unsigned long osc_rate) ...@@ -234,9 +234,6 @@ static int __init __mx25_clocks_init(unsigned long osc_rate)
/* Clock source for gpt must be derived from AHB */ /* Clock source for gpt must be derived from AHB */
clk_set_parent(clk[per5_sel], clk[ahb]); clk_set_parent(clk[per5_sel], clk[ahb]);
clk_register_clkdev(clk[ipg], "ipg", "imx-gpt.0");
clk_register_clkdev(clk[gpt_ipg_per], "per", "imx-gpt.0");
/* /*
* Let's initially set up CLKO parent as ipg, since this configuration * Let's initially set up CLKO parent as ipg, since this configuration
* is used on some imx25 board designs to clock the audio codec. * is used on some imx25 board designs to clock the audio codec.
...@@ -250,6 +247,8 @@ int __init mx25_clocks_init(void) ...@@ -250,6 +247,8 @@ int __init mx25_clocks_init(void)
{ {
__mx25_clocks_init(24000000); __mx25_clocks_init(24000000);
clk_register_clkdev(clk[ipg], "ipg", "imx-gpt.0");
clk_register_clkdev(clk[gpt_ipg_per], "per", "imx-gpt.0");
/* i.mx25 has the i.mx21 type uart */ /* i.mx25 has the i.mx21 type uart */
clk_register_clkdev(clk[uart1_ipg], "ipg", "imx21-uart.0"); clk_register_clkdev(clk[uart1_ipg], "ipg", "imx21-uart.0");
clk_register_clkdev(clk[uart_ipg_per], "per", "imx21-uart.0"); clk_register_clkdev(clk[uart_ipg_per], "per", "imx21-uart.0");
......
...@@ -292,8 +292,6 @@ static void __init mx5_clocks_common_init(void __iomem *ccm_base) ...@@ -292,8 +292,6 @@ static void __init mx5_clocks_common_init(void __iomem *ccm_base)
pr_err("i.MX5 clk %d: register failed with %ld\n", pr_err("i.MX5 clk %d: register failed with %ld\n",
i, PTR_ERR(clk[i])); i, PTR_ERR(clk[i]));
clk_register_clkdev(clk[IMX5_CLK_GPT_HF_GATE], "per", "imx-gpt.0");
clk_register_clkdev(clk[IMX5_CLK_GPT_IPG_GATE], "ipg", "imx-gpt.0");
clk_register_clkdev(clk[IMX5_CLK_UART1_PER_GATE], "per", "imx21-uart.0"); clk_register_clkdev(clk[IMX5_CLK_UART1_PER_GATE], "per", "imx21-uart.0");
clk_register_clkdev(clk[IMX5_CLK_UART1_IPG_GATE], "ipg", "imx21-uart.0"); clk_register_clkdev(clk[IMX5_CLK_UART1_IPG_GATE], "ipg", "imx21-uart.0");
clk_register_clkdev(clk[IMX5_CLK_UART2_PER_GATE], "per", "imx21-uart.1"); clk_register_clkdev(clk[IMX5_CLK_UART2_PER_GATE], "per", "imx21-uart.1");
......
...@@ -442,8 +442,6 @@ static void __init imx6q_clocks_init(struct device_node *ccm_node) ...@@ -442,8 +442,6 @@ static void __init imx6q_clocks_init(struct device_node *ccm_node)
clk_data.clk_num = ARRAY_SIZE(clk); clk_data.clk_num = ARRAY_SIZE(clk);
of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
clk_register_clkdev(clk[gpt_ipg], "ipg", "imx-gpt.0");
clk_register_clkdev(clk[gpt_ipg_per], "per", "imx-gpt.0");
clk_register_clkdev(clk[enet_ref], "enet_ref", NULL); clk_register_clkdev(clk[enet_ref], "enet_ref", NULL);
if ((imx_get_soc_revision() != IMX_CHIP_REVISION_1_0) || if ((imx_get_soc_revision() != IMX_CHIP_REVISION_1_0) ||
......
...@@ -357,9 +357,6 @@ static void __init imx6sl_clocks_init(struct device_node *ccm_node) ...@@ -357,9 +357,6 @@ static void __init imx6sl_clocks_init(struct device_node *ccm_node)
clk_data.clk_num = ARRAY_SIZE(clks); clk_data.clk_num = ARRAY_SIZE(clks);
of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
clk_register_clkdev(clks[IMX6SL_CLK_GPT], "ipg", "imx-gpt.0");
clk_register_clkdev(clks[IMX6SL_CLK_GPT_SERIAL], "per", "imx-gpt.0");
/* Ensure the AHB clk is at 132MHz. */ /* Ensure the AHB clk is at 132MHz. */
ret = clk_set_rate(clks[IMX6SL_CLK_AHB], 132000000); ret = clk_set_rate(clks[IMX6SL_CLK_AHB], 132000000);
if (ret) if (ret)
......
...@@ -451,9 +451,6 @@ static void __init imx6sx_clocks_init(struct device_node *ccm_node) ...@@ -451,9 +451,6 @@ static void __init imx6sx_clocks_init(struct device_node *ccm_node)
clk_data.clk_num = ARRAY_SIZE(clks); clk_data.clk_num = ARRAY_SIZE(clks);
of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
clk_register_clkdev(clks[IMX6SX_CLK_GPT_BUS], "ipg", "imx-gpt.0");
clk_register_clkdev(clks[IMX6SX_CLK_GPT_SERIAL], "per", "imx-gpt.0");
for (i = 0; i < ARRAY_SIZE(clks_init_on); i++) for (i = 0; i < ARRAY_SIZE(clks_init_on); i++)
clk_prepare_enable(clks[clks_init_on[i]]); clk_prepare_enable(clks[clks_init_on[i]]);
......
...@@ -290,23 +290,20 @@ static int __init mxc_clockevent_init(struct clk *timer_clk) ...@@ -290,23 +290,20 @@ static int __init mxc_clockevent_init(struct clk *timer_clk)
return 0; return 0;
} }
void __init mxc_timer_init(void __iomem *base, int irq) static void __init _mxc_timer_init(void __iomem *base, int irq,
struct clk *clk_per, struct clk *clk_ipg)
{ {
uint32_t tctl_val; uint32_t tctl_val;
struct clk *timer_clk;
struct clk *timer_ipg_clk;
timer_clk = clk_get_sys("imx-gpt.0", "per"); if (IS_ERR(clk_per)) {
if (IS_ERR(timer_clk)) {
pr_err("i.MX timer: unable to get clk\n"); pr_err("i.MX timer: unable to get clk\n");
return; return;
} }
timer_ipg_clk = clk_get_sys("imx-gpt.0", "ipg"); if (!IS_ERR(clk_ipg))
if (!IS_ERR(timer_ipg_clk)) clk_prepare_enable(clk_ipg);
clk_prepare_enable(timer_ipg_clk);
clk_prepare_enable(timer_clk); clk_prepare_enable(clk_per);
timer_base = base; timer_base = base;
...@@ -325,15 +322,24 @@ void __init mxc_timer_init(void __iomem *base, int irq) ...@@ -325,15 +322,24 @@ void __init mxc_timer_init(void __iomem *base, int irq)
__raw_writel(tctl_val, timer_base + MXC_TCTL); __raw_writel(tctl_val, timer_base + MXC_TCTL);
/* init and register the timer to the framework */ /* init and register the timer to the framework */
mxc_clocksource_init(timer_clk); mxc_clocksource_init(clk_per);
mxc_clockevent_init(timer_clk); mxc_clockevent_init(clk_per);
/* Make irqs happen */ /* Make irqs happen */
setup_irq(irq, &mxc_timer_irq); setup_irq(irq, &mxc_timer_irq);
} }
void __init mxc_timer_init(void __iomem *base, int irq)
{
struct clk *clk_per = clk_get_sys("imx-gpt.0", "per");
struct clk *clk_ipg = clk_get_sys("imx-gpt.0", "ipg");
_mxc_timer_init(base, irq, clk_per, clk_ipg);
}
void __init mxc_timer_init_dt(struct device_node *np) void __init mxc_timer_init_dt(struct device_node *np)
{ {
struct clk *clk_per, *clk_ipg;
void __iomem *base; void __iomem *base;
int irq; int irq;
...@@ -341,5 +347,8 @@ void __init mxc_timer_init_dt(struct device_node *np) ...@@ -341,5 +347,8 @@ void __init mxc_timer_init_dt(struct device_node *np)
WARN_ON(!base); WARN_ON(!base);
irq = irq_of_parse_and_map(np, 0); irq = irq_of_parse_and_map(np, 0);
mxc_timer_init(base, irq); clk_per = of_clk_get_by_name(np, "per");
clk_ipg = of_clk_get_by_name(np, "ipg");
_mxc_timer_init(base, irq, clk_per, clk_ipg);
} }
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment