Commit 161548bf authored by Ralf Baechle's avatar Ralf Baechle

[MIPS] tlbex: Cleanup handling of R2 hazards in TLB handlers.

Signed-off-by: default avatarRalf Baechle <ralf@linux-mips.org>
parent 6920df40
...@@ -860,6 +860,12 @@ static __init void build_tlb_write_entry(u32 **p, struct label **l, ...@@ -860,6 +860,12 @@ static __init void build_tlb_write_entry(u32 **p, struct label **l,
case tlb_indexed: tlbw = i_tlbwi; break; case tlb_indexed: tlbw = i_tlbwi; break;
} }
if (cpu_has_mips_r2) {
i_ehb(p);
tlbw(p);
return;
}
switch (current_cpu_type()) { switch (current_cpu_type()) {
case CPU_R4000PC: case CPU_R4000PC:
case CPU_R4000SC: case CPU_R4000SC:
...@@ -935,14 +941,6 @@ static __init void build_tlb_write_entry(u32 **p, struct label **l, ...@@ -935,14 +941,6 @@ static __init void build_tlb_write_entry(u32 **p, struct label **l,
tlbw(p); tlbw(p);
break; break;
case CPU_4KEC:
case CPU_24K:
case CPU_34K:
case CPU_74K:
i_ehb(p);
tlbw(p);
break;
case CPU_RM9000: case CPU_RM9000:
/* /*
* When the JTLB is updated by tlbwi or tlbwr, a subsequent * When the JTLB is updated by tlbwi or tlbwr, a subsequent
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment