Commit 1cee22b7 authored by Alexandre Bounine's avatar Alexandre Bounine Committed by Linus Torvalds

rapidio/tsi721: modify PCIe capability settings

Modify initialization of PCIe capability registers in Tsi721 mport driver:
 - change Completion Timeout value to avoid unexpected data transfer
   aborts during intensive traffic.
 - replace hardcoded offset of PCIe capability block by making it use the
   common function.

This patch is applicable to kernel versions starting from 3.2-rc1.
Signed-off-by: default avatarAlexandre Bounine <alexandre.bounine@idt.com>
Cc: Matt Porter <mporter@kernel.crashing.org>
Signed-off-by: default avatarAndrew Morton <akpm@linux-foundation.org>
Signed-off-by: default avatarLinus Torvalds <torvalds@linux-foundation.org>
parent b439e66f
...@@ -2154,7 +2154,7 @@ static int __devinit tsi721_probe(struct pci_dev *pdev, ...@@ -2154,7 +2154,7 @@ static int __devinit tsi721_probe(struct pci_dev *pdev,
const struct pci_device_id *id) const struct pci_device_id *id)
{ {
struct tsi721_device *priv; struct tsi721_device *priv;
int i; int i, cap;
int err; int err;
u32 regval; u32 regval;
...@@ -2262,10 +2262,20 @@ static int __devinit tsi721_probe(struct pci_dev *pdev, ...@@ -2262,10 +2262,20 @@ static int __devinit tsi721_probe(struct pci_dev *pdev,
dev_info(&pdev->dev, "Unable to set consistent DMA mask\n"); dev_info(&pdev->dev, "Unable to set consistent DMA mask\n");
} }
/* Clear "no snoop" and "relaxed ordering" bits. */ cap = pci_pcie_cap(pdev);
pci_read_config_dword(pdev, 0x40 + PCI_EXP_DEVCTL, &regval); BUG_ON(cap == 0);
regval &= ~(PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN);
pci_write_config_dword(pdev, 0x40 + PCI_EXP_DEVCTL, regval); /* Clear "no snoop" and "relaxed ordering" bits, use default MRRS. */
pci_read_config_dword(pdev, cap + PCI_EXP_DEVCTL, &regval);
regval &= ~(PCI_EXP_DEVCTL_READRQ | PCI_EXP_DEVCTL_RELAX_EN |
PCI_EXP_DEVCTL_NOSNOOP_EN);
regval |= 0x2 << MAX_READ_REQUEST_SZ_SHIFT;
pci_write_config_dword(pdev, cap + PCI_EXP_DEVCTL, regval);
/* Adjust PCIe completion timeout. */
pci_read_config_dword(pdev, cap + PCI_EXP_DEVCTL2, &regval);
regval &= ~(0x0f);
pci_write_config_dword(pdev, cap + PCI_EXP_DEVCTL2, regval | 0x2);
/* /*
* FIXUP: correct offsets of MSI-X tables in the MSI-X Capability Block * FIXUP: correct offsets of MSI-X tables in the MSI-X Capability Block
......
...@@ -72,6 +72,8 @@ ...@@ -72,6 +72,8 @@
#define TSI721_MSIXPBA_OFFSET 0x2a000 #define TSI721_MSIXPBA_OFFSET 0x2a000
#define TSI721_PCIECFG_EPCTL 0x400 #define TSI721_PCIECFG_EPCTL 0x400
#define MAX_READ_REQUEST_SZ_SHIFT 12
/* /*
* Event Management Registers * Event Management Registers
*/ */
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment