Commit 5006d1aa authored by Benjamin Herrenschmidt's avatar Benjamin Herrenschmidt

Merge commit 'gcl/gcl-next'

parents 22d660ff 4c3ed7d6
...@@ -216,7 +216,8 @@ mpc52xx_restart(char *cmd) ...@@ -216,7 +216,8 @@ mpc52xx_restart(char *cmd)
out_be32(&mpc52xx_wdt->count, 0x000000ff); out_be32(&mpc52xx_wdt->count, 0x000000ff);
out_be32(&mpc52xx_wdt->mode, 0x00009004); out_be32(&mpc52xx_wdt->mode, 0x00009004);
} else } else
printk("mpc52xx_restart: Can't access wdt. " printk(KERN_ERR __FILE__ ": "
"mpc52xx_restart: Can't access wdt. "
"Restart impossible, system halted.\n"); "Restart impossible, system halted.\n");
while (1); while (1);
......
...@@ -265,8 +265,11 @@ mpc52xx_pci_setup(struct pci_controller *hose, ...@@ -265,8 +265,11 @@ mpc52xx_pci_setup(struct pci_controller *hose,
/* Memory windows */ /* Memory windows */
res = &hose->mem_resources[0]; res = &hose->mem_resources[0];
if (res->flags) { if (res->flags) {
pr_debug("mem_resource[0] = {.start=%x, .end=%x, .flags=%lx}\n", pr_debug("mem_resource[0] = "
res->start, res->end, res->flags); "{.start=%llx, .end=%llx, .flags=%llx}\n",
(unsigned long long)res->start,
(unsigned long long)res->end,
(unsigned long long)res->flags);
out_be32(&pci_regs->iw0btar, out_be32(&pci_regs->iw0btar,
MPC52xx_PCI_IWBTAR_TRANSLATION(res->start, res->start, MPC52xx_PCI_IWBTAR_TRANSLATION(res->start, res->start,
res->end - res->start + 1)); res->end - res->start + 1));
...@@ -297,9 +300,11 @@ mpc52xx_pci_setup(struct pci_controller *hose, ...@@ -297,9 +300,11 @@ mpc52xx_pci_setup(struct pci_controller *hose,
printk(KERN_ERR "%s: Didn't find IO resources\n", __FILE__); printk(KERN_ERR "%s: Didn't find IO resources\n", __FILE__);
return; return;
} }
pr_debug(".io_resource={.start=%x,.end=%x,.flags=%lx} " pr_debug(".io_resource={.start=%llx,.end=%llx,.flags=%llx} "
".io_base_phys=0x%p\n", ".io_base_phys=0x%p\n",
res->start, res->end, res->flags, (void*)hose->io_base_phys); (unsigned long long)res->start,
(unsigned long long)res->end,
(unsigned long long)res->flags, (void*)hose->io_base_phys);
out_be32(&pci_regs->iw2btar, out_be32(&pci_regs->iw2btar,
MPC52xx_PCI_IWBTAR_TRANSLATION(hose->io_base_phys, MPC52xx_PCI_IWBTAR_TRANSLATION(hose->io_base_phys,
res->start, res->start,
......
...@@ -312,7 +312,6 @@ static struct i2c_adapter mpc_ops = { ...@@ -312,7 +312,6 @@ static struct i2c_adapter mpc_ops = {
.name = "MPC adapter", .name = "MPC adapter",
.id = I2C_HW_MPC107, .id = I2C_HW_MPC107,
.algo = &mpc_algo, .algo = &mpc_algo,
.class = I2C_CLASS_HWMON | I2C_CLASS_SPD,
.timeout = 1, .timeout = 1,
}; };
......
...@@ -410,7 +410,7 @@ struct of_modalias_table { ...@@ -410,7 +410,7 @@ struct of_modalias_table {
char *modalias; char *modalias;
}; };
static struct of_modalias_table of_modalias_table[] = { static struct of_modalias_table of_modalias_table[] = {
/* Empty for now; add entries as needed */ { "fsl,mcu-mpc8349emitx", "mcu-mpc8349emitx" },
}; };
/** /**
......
...@@ -108,13 +108,13 @@ static void mpc52xx_psc_spi_activate_cs(struct spi_device *spi) ...@@ -108,13 +108,13 @@ static void mpc52xx_psc_spi_activate_cs(struct spi_device *spi)
* Because psc->ccr is defined as 16bit register instead of 32bit * Because psc->ccr is defined as 16bit register instead of 32bit
* just set the lower byte of BitClkDiv * just set the lower byte of BitClkDiv
*/ */
ccr = in_be16(&psc->ccr); ccr = in_be16((u16 __iomem *)&psc->ccr);
ccr &= 0xFF00; ccr &= 0xFF00;
if (cs->speed_hz) if (cs->speed_hz)
ccr |= (MCLK / cs->speed_hz - 1) & 0xFF; ccr |= (MCLK / cs->speed_hz - 1) & 0xFF;
else /* by default SPI Clk 1MHz */ else /* by default SPI Clk 1MHz */
ccr |= (MCLK / 1000000 - 1) & 0xFF; ccr |= (MCLK / 1000000 - 1) & 0xFF;
out_be16(&psc->ccr, ccr); out_be16((u16 __iomem *)&psc->ccr, ccr);
mps->bits_per_word = cs->bits_per_word; mps->bits_per_word = cs->bits_per_word;
if (mps->activate_cs) if (mps->activate_cs)
...@@ -347,7 +347,7 @@ static int mpc52xx_psc_spi_port_config(int psc_id, struct mpc52xx_psc_spi *mps) ...@@ -347,7 +347,7 @@ static int mpc52xx_psc_spi_port_config(int psc_id, struct mpc52xx_psc_spi *mps)
/* Configure 8bit codec mode as a SPI master and use EOF flags */ /* Configure 8bit codec mode as a SPI master and use EOF flags */
/* SICR_SIM_CODEC8|SICR_GENCLK|SICR_SPI|SICR_MSTR|SICR_USEEOF */ /* SICR_SIM_CODEC8|SICR_GENCLK|SICR_SPI|SICR_MSTR|SICR_USEEOF */
out_be32(&psc->sicr, 0x0180C800); out_be32(&psc->sicr, 0x0180C800);
out_be16(&psc->ccr, 0x070F); /* by default SPI Clk 1MHz */ out_be16((u16 __iomem *)&psc->ccr, 0x070F); /* default SPI Clk 1MHz */
/* Set 2ms DTL delay */ /* Set 2ms DTL delay */
out_8(&psc->ctur, 0x00); out_8(&psc->ctur, 0x00);
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment