Commit 63911d72 authored by Ville Syrjälä's avatar Ville Syrjälä

drm/i915: Rename skl_vco_freq to cdclk_pll.vco

We'll want to store the cdclk PLL (whatever PLL that is in reality) vco
frequency somewhere on other platforms too, so let's rename the
skl_vco_freq to cdclk_pll.vco, and let's store it in kHz instead of MHz
to match most of the other clocks.

v2: Drop the spurious > vs != change (Imre)
Signed-off-by: default avatarVille Syrjälä <ville.syrjala@linux.intel.com>
Link: http://patchwork.freedesktop.org/patch/msgid/1463172100-24715-14-git-send-email-ville.syrjala@linux.intel.comReviewed-by: default avatarImre Deak <imre.deak@intel.com>
parent 487ed2e4
...@@ -1815,7 +1815,6 @@ struct drm_i915_private { ...@@ -1815,7 +1815,6 @@ struct drm_i915_private {
int num_fence_regs; /* 8 on pre-965, 16 otherwise */ int num_fence_regs; /* 8 on pre-965, 16 otherwise */
unsigned int fsb_freq, mem_freq, is_ddr3; unsigned int fsb_freq, mem_freq, is_ddr3;
unsigned int skl_vco_freq;
unsigned int skl_preferred_vco_freq; unsigned int skl_preferred_vco_freq;
unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq; unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
unsigned int max_dotclk_freq; unsigned int max_dotclk_freq;
...@@ -1823,6 +1822,10 @@ struct drm_i915_private { ...@@ -1823,6 +1822,10 @@ struct drm_i915_private {
unsigned int hpll_freq; unsigned int hpll_freq;
unsigned int czclk_freq; unsigned int czclk_freq;
struct {
unsigned int vco;
} cdclk_pll;
/** /**
* wq - Driver workqueue for GEM. * wq - Driver workqueue for GEM.
* *
......
...@@ -5196,7 +5196,7 @@ static void intel_update_max_cdclk(struct drm_device *dev) ...@@ -5196,7 +5196,7 @@ static void intel_update_max_cdclk(struct drm_device *dev)
int max_cdclk, vco; int max_cdclk, vco;
vco = dev_priv->skl_preferred_vco_freq; vco = dev_priv->skl_preferred_vco_freq;
WARN_ON(vco != 8100 && vco != 8640); WARN_ON(vco != 8100000 && vco != 8640000);
/* /*
* Use the lower (vco 8640) cdclk values as a * Use the lower (vco 8640) cdclk values as a
...@@ -5255,8 +5255,8 @@ static void intel_update_cdclk(struct drm_device *dev) ...@@ -5255,8 +5255,8 @@ static void intel_update_cdclk(struct drm_device *dev)
dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev); dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d MHz\n", DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz\n",
dev_priv->cdclk_freq, dev_priv->skl_vco_freq); dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco);
else else
DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n", DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
dev_priv->cdclk_freq); dev_priv->cdclk_freq);
...@@ -5436,7 +5436,7 @@ void broxton_uninit_cdclk(struct drm_i915_private *dev_priv) ...@@ -5436,7 +5436,7 @@ void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
static int skl_calc_cdclk(int max_pixclk, int vco) static int skl_calc_cdclk(int max_pixclk, int vco)
{ {
if (vco == 8640) { if (vco == 8640000) {
if (max_pixclk > 540000) if (max_pixclk > 540000)
return 617143; return 617143;
else if (max_pixclk > 432000) else if (max_pixclk > 432000)
...@@ -5446,7 +5446,6 @@ static int skl_calc_cdclk(int max_pixclk, int vco) ...@@ -5446,7 +5446,6 @@ static int skl_calc_cdclk(int max_pixclk, int vco)
else else
return 308571; return 308571;
} else { } else {
/* VCO 8100 */
if (max_pixclk > 540000) if (max_pixclk > 540000)
return 675000; return 675000;
else if (max_pixclk > 450000) else if (max_pixclk > 450000)
...@@ -5465,7 +5464,7 @@ skl_dpll0_update(struct drm_i915_private *dev_priv) ...@@ -5465,7 +5464,7 @@ skl_dpll0_update(struct drm_i915_private *dev_priv)
val = I915_READ(LCPLL1_CTL); val = I915_READ(LCPLL1_CTL);
if ((val & LCPLL_PLL_ENABLE) == 0) { if ((val & LCPLL_PLL_ENABLE) == 0) {
dev_priv->skl_vco_freq = 0; dev_priv->cdclk_pll.vco = 0;
return; return;
} }
...@@ -5483,15 +5482,15 @@ skl_dpll0_update(struct drm_i915_private *dev_priv) ...@@ -5483,15 +5482,15 @@ skl_dpll0_update(struct drm_i915_private *dev_priv)
case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0): case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0): case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0): case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
dev_priv->skl_vco_freq = 8100; dev_priv->cdclk_pll.vco = 8100000;
break; break;
case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0): case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0): case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
dev_priv->skl_vco_freq = 8640; dev_priv->cdclk_pll.vco = 8640000;
break; break;
default: default:
MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)); MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
dev_priv->skl_vco_freq = 0; dev_priv->cdclk_pll.vco = 0;
break; break;
} }
} }
...@@ -5512,7 +5511,7 @@ skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco) ...@@ -5512,7 +5511,7 @@ skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
int min_cdclk = skl_calc_cdclk(0, vco); int min_cdclk = skl_calc_cdclk(0, vco);
u32 val; u32 val;
WARN_ON(vco != 8100 && vco != 8640); WARN_ON(vco != 8100000 && vco != 8640000);
/* select the minimum CDCLK before enabling DPLL 0 */ /* select the minimum CDCLK before enabling DPLL 0 */
val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk); val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
...@@ -5533,7 +5532,7 @@ skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco) ...@@ -5533,7 +5532,7 @@ skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) | val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)); DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0); val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
if (vco == 8640) if (vco == 8640000)
val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
SKL_DPLL0); SKL_DPLL0);
else else
...@@ -5548,7 +5547,7 @@ skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco) ...@@ -5548,7 +5547,7 @@ skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5)) if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
DRM_ERROR("DPLL0 not locked\n"); DRM_ERROR("DPLL0 not locked\n");
dev_priv->skl_vco_freq = vco; dev_priv->cdclk_pll.vco = vco;
/* We'll want to keep using the current vco from now on. */ /* We'll want to keep using the current vco from now on. */
skl_set_preferred_cdclk_vco(dev_priv, vco); skl_set_preferred_cdclk_vco(dev_priv, vco);
...@@ -5561,7 +5560,7 @@ skl_dpll0_disable(struct drm_i915_private *dev_priv) ...@@ -5561,7 +5560,7 @@ skl_dpll0_disable(struct drm_i915_private *dev_priv)
if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1)) if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
DRM_ERROR("Couldn't disable DPLL0\n"); DRM_ERROR("Couldn't disable DPLL0\n");
dev_priv->skl_vco_freq = 0; dev_priv->cdclk_pll.vco = 0;
} }
static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv) static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
...@@ -5598,7 +5597,7 @@ static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco) ...@@ -5598,7 +5597,7 @@ static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
WARN_ON((cdclk == 24000) != (vco == 0)); WARN_ON((cdclk == 24000) != (vco == 0));
DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d MHz)\n", cdclk, vco); DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) { if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
DRM_ERROR("failed to inform PCU about cdclk change\n"); DRM_ERROR("failed to inform PCU about cdclk change\n");
...@@ -5629,11 +5628,11 @@ static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco) ...@@ -5629,11 +5628,11 @@ static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
break; break;
} }
if (dev_priv->skl_vco_freq != 0 && if (dev_priv->cdclk_pll.vco != 0 &&
dev_priv->skl_vco_freq != vco) dev_priv->cdclk_pll.vco != vco)
skl_dpll0_disable(dev_priv); skl_dpll0_disable(dev_priv);
if (dev_priv->skl_vco_freq != vco) if (dev_priv->cdclk_pll.vco != vco)
skl_dpll0_enable(dev_priv, vco); skl_dpll0_enable(dev_priv, vco);
I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk)); I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
...@@ -5660,20 +5659,20 @@ void skl_init_cdclk(struct drm_i915_private *dev_priv) ...@@ -5660,20 +5659,20 @@ void skl_init_cdclk(struct drm_i915_private *dev_priv)
skl_sanitize_cdclk(dev_priv); skl_sanitize_cdclk(dev_priv);
if (dev_priv->cdclk_freq != 0 && dev_priv->skl_vco_freq != 0) { if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
/* /*
* Use the current vco as our initial * Use the current vco as our initial
* guess as to what the preferred vco is. * guess as to what the preferred vco is.
*/ */
if (dev_priv->skl_preferred_vco_freq == 0) if (dev_priv->skl_preferred_vco_freq == 0)
skl_set_preferred_cdclk_vco(dev_priv, skl_set_preferred_cdclk_vco(dev_priv,
dev_priv->skl_vco_freq); dev_priv->cdclk_pll.vco);
return; return;
} }
vco = dev_priv->skl_preferred_vco_freq; vco = dev_priv->skl_preferred_vco_freq;
if (vco == 0) if (vco == 0)
vco = 8100; vco = 8100000;
cdclk = skl_calc_cdclk(0, vco); cdclk = skl_calc_cdclk(0, vco);
skl_set_cdclk(dev_priv, cdclk, vco); skl_set_cdclk(dev_priv, cdclk, vco);
...@@ -5723,7 +5722,7 @@ static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv) ...@@ -5723,7 +5722,7 @@ static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
/* force cdclk programming */ /* force cdclk programming */
dev_priv->cdclk_freq = 0; dev_priv->cdclk_freq = 0;
/* force full PLL disable + enable */ /* force full PLL disable + enable */
dev_priv->skl_vco_freq = -1; dev_priv->cdclk_pll.vco = -1;
} }
/* Adjust CDclk dividers to allow high res or save power if possible */ /* Adjust CDclk dividers to allow high res or save power if possible */
...@@ -6572,12 +6571,12 @@ static int skylake_get_display_clock_speed(struct drm_device *dev) ...@@ -6572,12 +6571,12 @@ static int skylake_get_display_clock_speed(struct drm_device *dev)
skl_dpll0_update(dev_priv); skl_dpll0_update(dev_priv);
if (dev_priv->skl_vco_freq == 0) if (dev_priv->cdclk_pll.vco == 0)
return 24000; /* 24MHz is the cd freq with NSSC ref */ return 24000; /* 24MHz is the cd freq with NSSC ref */
cdctl = I915_READ(CDCLK_CTL); cdctl = I915_READ(CDCLK_CTL);
if (dev_priv->skl_vco_freq == 8640) { if (dev_priv->cdclk_pll.vco == 8640000) {
switch (cdctl & CDCLK_FREQ_SEL_MASK) { switch (cdctl & CDCLK_FREQ_SEL_MASK) {
case CDCLK_FREQ_450_432: case CDCLK_FREQ_450_432:
return 432000; return 432000;
...@@ -12661,7 +12660,7 @@ static int intel_modeset_checks(struct drm_atomic_state *state) ...@@ -12661,7 +12660,7 @@ static int intel_modeset_checks(struct drm_atomic_state *state)
*/ */
if (dev_priv->display.modeset_calc_cdclk) { if (dev_priv->display.modeset_calc_cdclk) {
if (!intel_state->cdclk_pll_vco) if (!intel_state->cdclk_pll_vco)
intel_state->cdclk_pll_vco = dev_priv->skl_vco_freq; intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
if (!intel_state->cdclk_pll_vco) if (!intel_state->cdclk_pll_vco)
intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq; intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
...@@ -12670,7 +12669,7 @@ static int intel_modeset_checks(struct drm_atomic_state *state) ...@@ -12670,7 +12669,7 @@ static int intel_modeset_checks(struct drm_atomic_state *state)
return ret; return ret;
if (intel_state->dev_cdclk != dev_priv->cdclk_freq || if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
intel_state->cdclk_pll_vco != dev_priv->skl_vco_freq) intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
ret = intel_modeset_all_pipes(state); ret = intel_modeset_all_pipes(state);
if (ret < 0) if (ret < 0)
...@@ -13157,7 +13156,7 @@ static int intel_atomic_commit(struct drm_device *dev, ...@@ -13157,7 +13156,7 @@ static int intel_atomic_commit(struct drm_device *dev,
if (dev_priv->display.modeset_commit_cdclk && if (dev_priv->display.modeset_commit_cdclk &&
(intel_state->dev_cdclk != dev_priv->cdclk_freq || (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
intel_state->cdclk_pll_vco != dev_priv->skl_vco_freq)) intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
dev_priv->display.modeset_commit_cdclk(state); dev_priv->display.modeset_commit_cdclk(state);
intel_modeset_verify_disabled(dev); intel_modeset_verify_disabled(dev);
......
...@@ -1589,10 +1589,10 @@ intel_dp_compute_config(struct intel_encoder *encoder, ...@@ -1589,10 +1589,10 @@ intel_dp_compute_config(struct intel_encoder *encoder,
switch (pipe_config->port_clock / 2) { switch (pipe_config->port_clock / 2) {
case 108000: case 108000:
case 216000: case 216000:
vco = 8640; vco = 8640000;
break; break;
default: default:
vco = 8100; vco = 8100000;
break; break;
} }
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment