Commit abb0ade0 authored by Joe Perches's avatar Joe Perches Committed by Ingo Molnar

include/asm-x86/msr.h: checkpatch cleanups - formatting only

Signed-off-by: default avatarJoe Perches <joe@perches.com>
Signed-off-by: default avatarIngo Molnar <mingo@elte.hu>
parent 934902b4
...@@ -16,8 +16,8 @@ ...@@ -16,8 +16,8 @@
static inline unsigned long long native_read_tscp(unsigned int *aux) static inline unsigned long long native_read_tscp(unsigned int *aux)
{ {
unsigned long low, high; unsigned long low, high;
asm volatile (".byte 0x0f,0x01,0xf9" asm volatile(".byte 0x0f,0x01,0xf9"
: "=a" (low), "=d" (high), "=c" (*aux)); : "=a" (low), "=d" (high), "=c" (*aux));
return low | ((u64)high >> 32); return low | ((u64)high >> 32);
} }
...@@ -29,7 +29,7 @@ static inline unsigned long long native_read_tscp(unsigned int *aux) ...@@ -29,7 +29,7 @@ static inline unsigned long long native_read_tscp(unsigned int *aux)
*/ */
#ifdef CONFIG_X86_64 #ifdef CONFIG_X86_64
#define DECLARE_ARGS(val, low, high) unsigned low, high #define DECLARE_ARGS(val, low, high) unsigned low, high
#define EAX_EDX_VAL(val, low, high) (low | ((u64)(high) << 32)) #define EAX_EDX_VAL(val, low, high) ((low) | ((u64)(high) << 32))
#define EAX_EDX_ARGS(val, low, high) "a" (low), "d" (high) #define EAX_EDX_ARGS(val, low, high) "a" (low), "d" (high)
#define EAX_EDX_RET(val, low, high) "=a" (low), "=d" (high) #define EAX_EDX_RET(val, low, high) "=a" (low), "=d" (high)
#else #else
...@@ -57,7 +57,7 @@ static inline unsigned long long native_read_msr_safe(unsigned int msr, ...@@ -57,7 +57,7 @@ static inline unsigned long long native_read_msr_safe(unsigned int msr,
".section .fixup,\"ax\"\n\t" ".section .fixup,\"ax\"\n\t"
"3: mov %3,%0 ; jmp 1b\n\t" "3: mov %3,%0 ; jmp 1b\n\t"
".previous\n\t" ".previous\n\t"
_ASM_EXTABLE(2b,3b) _ASM_EXTABLE(2b, 3b)
: "=r" (*err), EAX_EDX_RET(val, low, high) : "=r" (*err), EAX_EDX_RET(val, low, high)
: "c" (msr), "i" (-EFAULT)); : "c" (msr), "i" (-EFAULT));
return EAX_EDX_VAL(val, low, high); return EAX_EDX_VAL(val, low, high);
...@@ -78,10 +78,10 @@ static inline int native_write_msr_safe(unsigned int msr, ...@@ -78,10 +78,10 @@ static inline int native_write_msr_safe(unsigned int msr,
".section .fixup,\"ax\"\n\t" ".section .fixup,\"ax\"\n\t"
"3: mov %4,%0 ; jmp 1b\n\t" "3: mov %4,%0 ; jmp 1b\n\t"
".previous\n\t" ".previous\n\t"
_ASM_EXTABLE(2b,3b) _ASM_EXTABLE(2b, 3b)
: "=a" (err) : "=a" (err)
: "c" (msr), "0" (low), "d" (high), : "c" (msr), "0" (low), "d" (high),
"i" (-EFAULT)); "i" (-EFAULT));
return err; return err;
} }
...@@ -116,23 +116,23 @@ static inline unsigned long long native_read_pmc(int counter) ...@@ -116,23 +116,23 @@ static inline unsigned long long native_read_pmc(int counter)
* pointer indirection), this allows gcc to optimize better * pointer indirection), this allows gcc to optimize better
*/ */
#define rdmsr(msr,val1,val2) \ #define rdmsr(msr, val1, val2) \
do { \ do { \
u64 __val = native_read_msr(msr); \ u64 __val = native_read_msr((msr)); \
(val1) = (u32)__val; \ (val1) = (u32)__val; \
(val2) = (u32)(__val >> 32); \ (val2) = (u32)(__val >> 32); \
} while(0) } while (0)
static inline void wrmsr(unsigned msr, unsigned low, unsigned high) static inline void wrmsr(unsigned msr, unsigned low, unsigned high)
{ {
native_write_msr(msr, low, high); native_write_msr(msr, low, high);
} }
#define rdmsrl(msr,val) \ #define rdmsrl(msr, val) \
((val) = native_read_msr(msr)) ((val) = native_read_msr((msr)))
#define wrmsrl(msr, val) \ #define wrmsrl(msr, val) \
native_write_msr(msr, (u32)((u64)(val)), (u32)((u64)(val) >> 32)) native_write_msr((msr), (u32)((u64)(val)), (u32)((u64)(val) >> 32))
/* wrmsr with exception handling */ /* wrmsr with exception handling */
static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high) static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high)
...@@ -141,14 +141,14 @@ static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high) ...@@ -141,14 +141,14 @@ static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high)
} }
/* rdmsr with exception handling */ /* rdmsr with exception handling */
#define rdmsr_safe(msr,p1,p2) \ #define rdmsr_safe(msr, p1, p2) \
({ \ ({ \
int __err; \ int __err; \
u64 __val = native_read_msr_safe(msr, &__err); \ u64 __val = native_read_msr_safe((msr), &__err); \
(*p1) = (u32)__val; \ (*p1) = (u32)__val; \
(*p2) = (u32)(__val >> 32); \ (*p2) = (u32)(__val >> 32); \
__err; \ __err; \
}) })
#define rdtscl(low) \ #define rdtscl(low) \
((low) = (u32)native_read_tsc()) ((low) = (u32)native_read_tsc())
...@@ -156,35 +156,37 @@ static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high) ...@@ -156,35 +156,37 @@ static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high)
#define rdtscll(val) \ #define rdtscll(val) \
((val) = native_read_tsc()) ((val) = native_read_tsc())
#define rdpmc(counter,low,high) \ #define rdpmc(counter, low, high) \
do { \ do { \
u64 _l = native_read_pmc(counter); \ u64 _l = native_read_pmc((counter)); \
(low) = (u32)_l; \ (low) = (u32)_l; \
(high) = (u32)(_l >> 32); \ (high) = (u32)(_l >> 32); \
} while(0) } while (0)
#define rdtscp(low, high, aux) \ #define rdtscp(low, high, aux) \
do { \ do { \
unsigned long long _val = native_read_tscp(&(aux)); \ unsigned long long _val = native_read_tscp(&(aux)); \
(low) = (u32)_val; \ (low) = (u32)_val; \
(high) = (u32)(_val >> 32); \ (high) = (u32)(_val >> 32); \
} while (0) } while (0)
#define rdtscpll(val, aux) (val) = native_read_tscp(&(aux)) #define rdtscpll(val, aux) (val) = native_read_tscp(&(aux))
#endif /* !CONFIG_PARAVIRT */ #endif /* !CONFIG_PARAVIRT */
#define checking_wrmsrl(msr,val) wrmsr_safe(msr,(u32)(val),(u32)((val)>>32)) #define checking_wrmsrl(msr, val) wrmsr_safe((msr), (u32)(val), \
(u32)((val) >> 32))
#define write_tsc(val1,val2) wrmsr(0x10, val1, val2) #define write_tsc(val1, val2) wrmsr(0x10, (val1), (val2))
#define write_rdtscp_aux(val) wrmsr(0xc0000103, val, 0) #define write_rdtscp_aux(val) wrmsr(0xc0000103, (val), 0)
#ifdef CONFIG_SMP #ifdef CONFIG_SMP
void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h); void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h); void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h); int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h); int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
#else /* CONFIG_SMP */ #else /* CONFIG_SMP */
static inline void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h) static inline void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h)
...@@ -195,7 +197,8 @@ static inline void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h) ...@@ -195,7 +197,8 @@ static inline void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
{ {
wrmsr(msr_no, l, h); wrmsr(msr_no, l, h);
} }
static inline int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h) static inline int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no,
u32 *l, u32 *h)
{ {
return rdmsr_safe(msr_no, l, h); return rdmsr_safe(msr_no, l, h);
} }
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment