Commit c956c0cd authored by Sowjanya Komatineni's avatar Sowjanya Komatineni Committed by Ulf Hansson

arm64: tegra: Add missing timeout clock to Tegra194 SDMMC nodes

commit 5425fb15 ("arm64: tegra: Add Tegra194 chip device tree")

Tegra194 uses separate SDMMC_LEGACY_TM clock for data timeout and
this clock is not enabled currently which is not recommended.

Tegra194 SDMMC advertises 12Mhz as timeout clock frequency in host
capability register.

So, this clock should be kept enabled by SDMMC driver.

Fixes: 5425fb15 ("arm64: tegra: Add Tegra194 chip device tree")
Cc: stable <stable@vger.kernel.org> # 5.4
Tested-by: default avatarJon Hunter <jonathanh@nvidia.com>
Reviewed-by: default avatarJon Hunter <jonathanh@nvidia.com>
Signed-off-by: default avatarSowjanya Komatineni <skomatineni@nvidia.com>
Link: https://lore.kernel.org/r/1598548861-32373-7-git-send-email-skomatineni@nvidia.comSigned-off-by: default avatarUlf Hansson <ulf.hansson@linaro.org>
parent baba217d
...@@ -460,8 +460,9 @@ sdmmc1: mmc@3400000 { ...@@ -460,8 +460,9 @@ sdmmc1: mmc@3400000 {
compatible = "nvidia,tegra194-sdhci"; compatible = "nvidia,tegra194-sdhci";
reg = <0x03400000 0x10000>; reg = <0x03400000 0x10000>;
interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&bpmp TEGRA194_CLK_SDMMC1>; clocks = <&bpmp TEGRA194_CLK_SDMMC1>,
clock-names = "sdhci"; <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
clock-names = "sdhci", "tmclk";
resets = <&bpmp TEGRA194_RESET_SDMMC1>; resets = <&bpmp TEGRA194_RESET_SDMMC1>;
reset-names = "sdhci"; reset-names = "sdhci";
interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCRA &emc>, interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCRA &emc>,
...@@ -485,8 +486,9 @@ sdmmc3: mmc@3440000 { ...@@ -485,8 +486,9 @@ sdmmc3: mmc@3440000 {
compatible = "nvidia,tegra194-sdhci"; compatible = "nvidia,tegra194-sdhci";
reg = <0x03440000 0x10000>; reg = <0x03440000 0x10000>;
interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&bpmp TEGRA194_CLK_SDMMC3>; clocks = <&bpmp TEGRA194_CLK_SDMMC3>,
clock-names = "sdhci"; <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
clock-names = "sdhci", "tmclk";
resets = <&bpmp TEGRA194_RESET_SDMMC3>; resets = <&bpmp TEGRA194_RESET_SDMMC3>;
reset-names = "sdhci"; reset-names = "sdhci";
interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCR &emc>, interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCR &emc>,
...@@ -511,8 +513,9 @@ sdmmc4: mmc@3460000 { ...@@ -511,8 +513,9 @@ sdmmc4: mmc@3460000 {
compatible = "nvidia,tegra194-sdhci"; compatible = "nvidia,tegra194-sdhci";
reg = <0x03460000 0x10000>; reg = <0x03460000 0x10000>;
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&bpmp TEGRA194_CLK_SDMMC4>; clocks = <&bpmp TEGRA194_CLK_SDMMC4>,
clock-names = "sdhci"; <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
clock-names = "sdhci", "tmclk";
assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC4>, assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC4>,
<&bpmp TEGRA194_CLK_PLLC4>; <&bpmp TEGRA194_CLK_PLLC4>;
assigned-clock-parents = assigned-clock-parents =
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment