Commit eadce07f authored by Clemens Ladisch's avatar Clemens Ladisch

ALSA: dice: avoid superflous write at bus reset

When a bus reset happens, the enable register is automatically cleared,
so we do not need to clear it manually when stopping the stream.
Signed-off-by: default avatarClemens Ladisch <clemens@ladisch.de>
parent 1b70485f
...@@ -246,6 +246,9 @@ static void dice_enable_clear(struct dice *dice) ...@@ -246,6 +246,9 @@ static void dice_enable_clear(struct dice *dice)
{ {
__be32 value; __be32 value;
if (!dice->global_enabled)
return;
value = 0; value = 0;
snd_fw_transaction(dice->unit, TCODE_WRITE_QUADLET_REQUEST, snd_fw_transaction(dice->unit, TCODE_WRITE_QUADLET_REQUEST,
global_address(dice, GLOBAL_ENABLE), global_address(dice, GLOBAL_ENABLE),
...@@ -1009,6 +1012,8 @@ static void dice_bus_reset(struct fw_unit *unit) ...@@ -1009,6 +1012,8 @@ static void dice_bus_reset(struct fw_unit *unit)
* manner. * manner.
*/ */
amdtp_out_stream_pcm_abort(&dice->stream); amdtp_out_stream_pcm_abort(&dice->stream);
dice->global_enabled = false;
dice_stream_stop_packets(dice); dice_stream_stop_packets(dice);
dice_owner_update(dice); dice_owner_update(dice);
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment