Commit f34c488c authored by Gary Rookard's avatar Gary Rookard Committed by Greg Kroah-Hartman

Staging: bcm: DDRInit: fixed issues w/ indentation.

restructured the levels of indentation to follow the linux
kernel coding style thus fixing checkpatch errors and warnings
respectfully.
Signed-off-by: default avatarGary Alan Rookard <garyrookard@gmail.com>
Signed-off-by: default avatarGreg Kroah-Hartman <gregkh@linuxfoundation.org>
parent 0f4a97f5
...@@ -8,526 +8,526 @@ ...@@ -8,526 +8,526 @@
//DDR INIT-133Mhz //DDR INIT-133Mhz
#define T3_SKIP_CLOCK_PROGRAM_DUMP_133MHZ 12 //index for 0x0F007000 #define T3_SKIP_CLOCK_PROGRAM_DUMP_133MHZ 12 //index for 0x0F007000
static struct bcm_ddr_setting asT3_DDRSetting133MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3_DDRSetting133MHz[] = {// # DPLL Clock Setting
{0x0F000800, 0x00007212}, {0x0F000800, 0x00007212},
{0x0f000820, 0x07F13FFF}, {0x0f000820, 0x07F13FFF},
{0x0f000810, 0x00000F95}, {0x0f000810, 0x00000F95},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
// Changed source for X-bar and MIPS clock to APLL // Changed source for X-bar and MIPS clock to APLL
{0x0f000840, 0x0FFF1B00}, {0x0f000840, 0x0FFF1B00},
{0x0f000870, 0x00000002}, {0x0f000870, 0x00000002},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0F00a084, 0x1Cffffff}, {0x0F00a084, 0x1Cffffff},
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
{0x0F00a04C, 0x0000000C}, {0x0F00a04C, 0x0000000C},
//Memcontroller Default values //Memcontroller Default values
{0x0F007000, 0x00010001}, {0x0F007000, 0x00010001},
{0x0F007004, 0x01010100}, {0x0F007004, 0x01010100},
{0x0F007008, 0x01000001}, {0x0F007008, 0x01000001},
{0x0F00700c, 0x00000000}, {0x0F00700c, 0x00000000},
{0x0F007010, 0x01000000}, {0x0F007010, 0x01000000},
{0x0F007014, 0x01000100}, {0x0F007014, 0x01000100},
{0x0F007018, 0x01000000}, {0x0F007018, 0x01000000},
{0x0F00701c, 0x01020001},// POP - 0x00020001 Normal 0x01020001 {0x0F00701c, 0x01020001},// POP - 0x00020001 Normal 0x01020001
{0x0F007020, 0x04030107}, //Normal - 0x04030107 POP - 0x05030107 {0x0F007020, 0x04030107}, //Normal - 0x04030107 POP - 0x05030107
{0x0F007024, 0x02000007}, {0x0F007024, 0x02000007},
{0x0F007028, 0x02020202}, {0x0F007028, 0x02020202},
{0x0F00702c, 0x0206060a},//ROB- 0x0205050a,//0x0206060a {0x0F00702c, 0x0206060a},//ROB- 0x0205050a,//0x0206060a
{0x0F007030, 0x05000000}, {0x0F007030, 0x05000000},
{0x0F007034, 0x00000003}, {0x0F007034, 0x00000003},
{0x0F007038, 0x110a0200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200 {0x0F007038, 0x110a0200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200
{0x0F00703C, 0x02101010},//ROB - 0x02101010,//0x02101018}, {0x0F00703C, 0x02101010},//ROB - 0x02101010,//0x02101018},
{0x0F007040, 0x45751200},//ROB - 0x45751200,//0x450f1200}, {0x0F007040, 0x45751200},//ROB - 0x45751200,//0x450f1200},
{0x0F007044, 0x110a0d00},//ROB - 0x110a0d00//0x111f0d00 {0x0F007044, 0x110a0d00},//ROB - 0x110a0d00//0x111f0d00
{0x0F007048, 0x081b0306}, {0x0F007048, 0x081b0306},
{0x0F00704c, 0x00000000}, {0x0F00704c, 0x00000000},
{0x0F007050, 0x0000001c}, {0x0F007050, 0x0000001c},
{0x0F007054, 0x00000000}, {0x0F007054, 0x00000000},
{0x0F007058, 0x00000000}, {0x0F007058, 0x00000000},
{0x0F00705c, 0x00000000}, {0x0F00705c, 0x00000000},
{0x0F007060, 0x0010246c}, {0x0F007060, 0x0010246c},
{0x0F007064, 0x00000010}, {0x0F007064, 0x00000010},
{0x0F007068, 0x00000000}, {0x0F007068, 0x00000000},
{0x0F00706c, 0x00000001}, {0x0F00706c, 0x00000001},
{0x0F007070, 0x00007000}, {0x0F007070, 0x00007000},
{0x0F007074, 0x00000000}, {0x0F007074, 0x00000000},
{0x0F007078, 0x00000000}, {0x0F007078, 0x00000000},
{0x0F00707C, 0x00000000}, {0x0F00707C, 0x00000000},
{0x0F007080, 0x00000000}, {0x0F007080, 0x00000000},
{0x0F007084, 0x00000000}, {0x0F007084, 0x00000000},
//# Enable BW improvement within memory controller //# Enable BW improvement within memory controller
{0x0F007094, 0x00000104}, {0x0F007094, 0x00000104},
//# Enable 2 ports within X-bar //# Enable 2 ports within X-bar
{0x0F00A000, 0x00000016}, {0x0F00A000, 0x00000016},
//# Enable start bit within memory controller //# Enable start bit within memory controller
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
//80Mhz //80Mhz
#define T3_SKIP_CLOCK_PROGRAM_DUMP_80MHZ 10 //index for 0x0F007000 #define T3_SKIP_CLOCK_PROGRAM_DUMP_80MHZ 10 //index for 0x0F007000
static struct bcm_ddr_setting asT3_DDRSetting80MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3_DDRSetting80MHz[] = {// # DPLL Clock Setting
{0x0f000810, 0x00000F95}, {0x0f000810, 0x00000F95},
{0x0f000820, 0x07f1ffff}, {0x0f000820, 0x07f1ffff},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0F00a084, 0x1Cffffff}, {0x0F00a084, 0x1Cffffff},
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
{0x0F00a000, 0x00000016}, {0x0F00a000, 0x00000016},
{0x0F00a04C, 0x0000000C}, {0x0F00a04C, 0x0000000C},
//Memcontroller Default values //Memcontroller Default values
{0x0F007000, 0x00010001}, {0x0F007000, 0x00010001},
{0x0F007004, 0x01000000}, {0x0F007004, 0x01000000},
{0x0F007008, 0x01000001}, {0x0F007008, 0x01000001},
{0x0F00700c, 0x00000000}, {0x0F00700c, 0x00000000},
{0x0F007010, 0x01000000}, {0x0F007010, 0x01000000},
{0x0F007014, 0x01000100}, {0x0F007014, 0x01000100},
{0x0F007018, 0x01000000}, {0x0F007018, 0x01000000},
{0x0F00701c, 0x01020000}, {0x0F00701c, 0x01020000},
{0x0F007020, 0x04020107}, {0x0F007020, 0x04020107},
{0x0F007024, 0x00000007}, {0x0F007024, 0x00000007},
{0x0F007028, 0x02020201}, {0x0F007028, 0x02020201},
{0x0F00702c, 0x0204040a}, {0x0F00702c, 0x0204040a},
{0x0F007030, 0x04000000}, {0x0F007030, 0x04000000},
{0x0F007034, 0x00000002}, {0x0F007034, 0x00000002},
{0x0F007038, 0x1F060200}, {0x0F007038, 0x1F060200},
{0x0F00703C, 0x1C22221F}, {0x0F00703C, 0x1C22221F},
{0x0F007040, 0x8A006600}, {0x0F007040, 0x8A006600},
{0x0F007044, 0x221a0800}, {0x0F007044, 0x221a0800},
{0x0F007048, 0x02690204}, {0x0F007048, 0x02690204},
{0x0F00704c, 0x00000000}, {0x0F00704c, 0x00000000},
{0x0F007050, 0x0000001c}, {0x0F007050, 0x0000001c},
{0x0F007054, 0x00000000}, {0x0F007054, 0x00000000},
{0x0F007058, 0x00000000}, {0x0F007058, 0x00000000},
{0x0F00705c, 0x00000000}, {0x0F00705c, 0x00000000},
{0x0F007060, 0x000A15D6}, {0x0F007060, 0x000A15D6},
{0x0F007064, 0x0000000A}, {0x0F007064, 0x0000000A},
{0x0F007068, 0x00000000}, {0x0F007068, 0x00000000},
{0x0F00706c, 0x00000001}, {0x0F00706c, 0x00000001},
{0x0F007070, 0x00004000}, {0x0F007070, 0x00004000},
{0x0F007074, 0x00000000}, {0x0F007074, 0x00000000},
{0x0F007078, 0x00000000}, {0x0F007078, 0x00000000},
{0x0F00707C, 0x00000000}, {0x0F00707C, 0x00000000},
{0x0F007080, 0x00000000}, {0x0F007080, 0x00000000},
{0x0F007084, 0x00000000}, {0x0F007084, 0x00000000},
{0x0F007094, 0x00000104}, {0x0F007094, 0x00000104},
//# Enable start bit within memory controller //# Enable start bit within memory controller
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
//100Mhz //100Mhz
#define T3_SKIP_CLOCK_PROGRAM_DUMP_100MHZ 13 //index for 0x0F007000 #define T3_SKIP_CLOCK_PROGRAM_DUMP_100MHZ 13 //index for 0x0F007000
static struct bcm_ddr_setting asT3_DDRSetting100MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3_DDRSetting100MHz[] = {// # DPLL Clock Setting
{0x0F000800, 0x00007008}, {0x0F000800, 0x00007008},
{0x0f000810, 0x00000F95}, {0x0f000810, 0x00000F95},
{0x0f000820, 0x07F13E3F}, {0x0f000820, 0x07F13E3F},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
// Changed source for X-bar and MIPS clock to APLL // Changed source for X-bar and MIPS clock to APLL
//0x0f000840,0x0FFF1800, //0x0f000840,0x0FFF1800,
{0x0f000840, 0x0FFF1B00}, {0x0f000840, 0x0FFF1B00},
{0x0f000870, 0x00000002}, {0x0f000870, 0x00000002},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0F00a084, 0x1Cffffff}, {0x0F00a084, 0x1Cffffff},
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
{0x0F00a04C, 0x0000000C}, {0x0F00a04C, 0x0000000C},
//# Enable 2 ports within X-bar //# Enable 2 ports within X-bar
{0x0F00A000, 0x00000016}, {0x0F00A000, 0x00000016},
//Memcontroller Default values //Memcontroller Default values
{0x0F007000, 0x00010001}, {0x0F007000, 0x00010001},
{0x0F007004, 0x01010100}, {0x0F007004, 0x01010100},
{0x0F007008, 0x01000001}, {0x0F007008, 0x01000001},
{0x0F00700c, 0x00000000}, {0x0F00700c, 0x00000000},
{0x0F007010, 0x01000000}, {0x0F007010, 0x01000000},
{0x0F007014, 0x01000100}, {0x0F007014, 0x01000100},
{0x0F007018, 0x01000000}, {0x0F007018, 0x01000000},
{0x0F00701c, 0x01020001}, // POP - 0x00020000 Normal 0x01020000 {0x0F00701c, 0x01020001}, // POP - 0x00020000 Normal 0x01020000
{0x0F007020, 0x04020107},//Normal - 0x04030107 POP - 0x05030107 {0x0F007020, 0x04020107},//Normal - 0x04030107 POP - 0x05030107
{0x0F007024, 0x00000007}, {0x0F007024, 0x00000007},
{0x0F007028, 0x01020201}, {0x0F007028, 0x01020201},
{0x0F00702c, 0x0204040A}, {0x0F00702c, 0x0204040A},
{0x0F007030, 0x06000000}, {0x0F007030, 0x06000000},
{0x0F007034, 0x00000004}, {0x0F007034, 0x00000004},
{0x0F007038, 0x20080200}, {0x0F007038, 0x20080200},
{0x0F00703C, 0x02030320}, {0x0F00703C, 0x02030320},
{0x0F007040, 0x6E7F1200}, {0x0F007040, 0x6E7F1200},
{0x0F007044, 0x01190A00}, {0x0F007044, 0x01190A00},
{0x0F007048, 0x06120305},//0x02690204 // 0x06120305 {0x0F007048, 0x06120305},//0x02690204 // 0x06120305
{0x0F00704c, 0x00000000}, {0x0F00704c, 0x00000000},
{0x0F007050, 0x0000001C}, {0x0F007050, 0x0000001C},
{0x0F007054, 0x00000000}, {0x0F007054, 0x00000000},
{0x0F007058, 0x00000000}, {0x0F007058, 0x00000000},
{0x0F00705c, 0x00000000}, {0x0F00705c, 0x00000000},
{0x0F007060, 0x00082ED6}, {0x0F007060, 0x00082ED6},
{0x0F007064, 0x0000000A}, {0x0F007064, 0x0000000A},
{0x0F007068, 0x00000000}, {0x0F007068, 0x00000000},
{0x0F00706c, 0x00000001}, {0x0F00706c, 0x00000001},
{0x0F007070, 0x00005000}, {0x0F007070, 0x00005000},
{0x0F007074, 0x00000000}, {0x0F007074, 0x00000000},
{0x0F007078, 0x00000000}, {0x0F007078, 0x00000000},
{0x0F00707C, 0x00000000}, {0x0F00707C, 0x00000000},
{0x0F007080, 0x00000000}, {0x0F007080, 0x00000000},
{0x0F007084, 0x00000000}, {0x0F007084, 0x00000000},
//# Enable BW improvement within memory controller //# Enable BW improvement within memory controller
{0x0F007094, 0x00000104}, {0x0F007094, 0x00000104},
//# Enable start bit within memory controller //# Enable start bit within memory controller
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
//Net T3B DDR Settings //Net T3B DDR Settings
//DDR INIT-133Mhz //DDR INIT-133Mhz
static struct bcm_ddr_setting asDPLL_266MHZ[] = { static struct bcm_ddr_setting asDPLL_266MHZ[] = {
{0x0F000800, 0x00007212}, {0x0F000800, 0x00007212},
{0x0f000820, 0x07F13FFF}, {0x0f000820, 0x07F13FFF},
{0x0f000810, 0x00000F95}, {0x0f000810, 0x00000F95},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
// Changed source for X-bar and MIPS clock to APLL // Changed source for X-bar and MIPS clock to APLL
{0x0f000840, 0x0FFF1B00}, {0x0f000840, 0x0FFF1B00},
{0x0f000870, 0x00000002} {0x0f000870, 0x00000002}
}; };
#define T3B_SKIP_CLOCK_PROGRAM_DUMP_133MHZ 11 //index for 0x0F007000 #define T3B_SKIP_CLOCK_PROGRAM_DUMP_133MHZ 11 //index for 0x0F007000
static struct bcm_ddr_setting asT3B_DDRSetting133MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3B_DDRSetting133MHz[] = {// # DPLL Clock Setting
{0x0f000810, 0x00000F95}, {0x0f000810, 0x00000F95},
{0x0f000810, 0x00000F95}, {0x0f000810, 0x00000F95},
{0x0f000810, 0x00000F95}, {0x0f000810, 0x00000F95},
{0x0f000820, 0x07F13652}, {0x0f000820, 0x07F13652},
{0x0f000840, 0x0FFF0800}, {0x0f000840, 0x0FFF0800},
// Changed source for X-bar and MIPS clock to APLL // Changed source for X-bar and MIPS clock to APLL
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
// Changed source for X-bar and MIPS clock to APLL // Changed source for X-bar and MIPS clock to APLL
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0F00a084, 0x1Cffffff}, {0x0F00a084, 0x1Cffffff},
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
//# Enable 2 ports within X-bar //# Enable 2 ports within X-bar
{0x0F00A000, 0x00000016}, {0x0F00A000, 0x00000016},
//Memcontroller Default values //Memcontroller Default values
{0x0F007000, 0x00010001}, {0x0F007000, 0x00010001},
{0x0F007004, 0x01010100}, {0x0F007004, 0x01010100},
{0x0F007008, 0x01000001}, {0x0F007008, 0x01000001},
{0x0F00700c, 0x00000000}, {0x0F00700c, 0x00000000},
{0x0F007010, 0x01000000}, {0x0F007010, 0x01000000},
{0x0F007014, 0x01000100}, {0x0F007014, 0x01000100},
{0x0F007018, 0x01000000}, {0x0F007018, 0x01000000},
{0x0F00701c, 0x01020001},// POP - 0x00020001 Normal 0x01020001 {0x0F00701c, 0x01020001},// POP - 0x00020001 Normal 0x01020001
{0x0F007020, 0x04030107}, //Normal - 0x04030107 POP - 0x05030107 {0x0F007020, 0x04030107}, //Normal - 0x04030107 POP - 0x05030107
{0x0F007024, 0x02000007}, {0x0F007024, 0x02000007},
{0x0F007028, 0x02020202}, {0x0F007028, 0x02020202},
{0x0F00702c, 0x0206060a},//ROB- 0x0205050a,//0x0206060a {0x0F00702c, 0x0206060a},//ROB- 0x0205050a,//0x0206060a
{0x0F007030, 0x05000000}, {0x0F007030, 0x05000000},
{0x0F007034, 0x00000003}, {0x0F007034, 0x00000003},
{0x0F007038, 0x130a0200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200 {0x0F007038, 0x130a0200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200
{0x0F00703C, 0x02101012},//ROB - 0x02101010,//0x02101018}, {0x0F00703C, 0x02101012},//ROB - 0x02101010,//0x02101018},
{0x0F007040, 0x457D1200},//ROB - 0x45751200,//0x450f1200}, {0x0F007040, 0x457D1200},//ROB - 0x45751200,//0x450f1200},
{0x0F007044, 0x11130d00},//ROB - 0x110a0d00//0x111f0d00 {0x0F007044, 0x11130d00},//ROB - 0x110a0d00//0x111f0d00
{0x0F007048, 0x040D0306}, {0x0F007048, 0x040D0306},
{0x0F00704c, 0x00000000}, {0x0F00704c, 0x00000000},
{0x0F007050, 0x0000001c}, {0x0F007050, 0x0000001c},
{0x0F007054, 0x00000000}, {0x0F007054, 0x00000000},
{0x0F007058, 0x00000000}, {0x0F007058, 0x00000000},
{0x0F00705c, 0x00000000}, {0x0F00705c, 0x00000000},
{0x0F007060, 0x0010246c}, {0x0F007060, 0x0010246c},
{0x0F007064, 0x00000012}, {0x0F007064, 0x00000012},
{0x0F007068, 0x00000000}, {0x0F007068, 0x00000000},
{0x0F00706c, 0x00000001}, {0x0F00706c, 0x00000001},
{0x0F007070, 0x00007000}, {0x0F007070, 0x00007000},
{0x0F007074, 0x00000000}, {0x0F007074, 0x00000000},
{0x0F007078, 0x00000000}, {0x0F007078, 0x00000000},
{0x0F00707C, 0x00000000}, {0x0F00707C, 0x00000000},
{0x0F007080, 0x00000000}, {0x0F007080, 0x00000000},
{0x0F007084, 0x00000000}, {0x0F007084, 0x00000000},
//# Enable BW improvement within memory controller //# Enable BW improvement within memory controller
{0x0F007094, 0x00000104}, {0x0F007094, 0x00000104},
//# Enable start bit within memory controller //# Enable start bit within memory controller
{0x0F007018, 0x01010000}, {0x0F007018, 0x01010000},
}; };
#define T3B_SKIP_CLOCK_PROGRAM_DUMP_80MHZ 9 //index for 0x0F007000 #define T3B_SKIP_CLOCK_PROGRAM_DUMP_80MHZ 9 //index for 0x0F007000
static struct bcm_ddr_setting asT3B_DDRSetting80MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3B_DDRSetting80MHz[] = {// # DPLL Clock Setting
{0x0f000810, 0x00000F95}, {0x0f000810, 0x00000F95},
{0x0f000820, 0x07F13FFF}, {0x0f000820, 0x07F13FFF},
{0x0f000840, 0x0FFF1F00}, {0x0f000840, 0x0FFF1F00},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0F00a084, 0x1Cffffff}, {0x0F00a084, 0x1Cffffff},
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
{0x0F00a000, 0x00000016}, {0x0F00a000, 0x00000016},
//Memcontroller Default values //Memcontroller Default values
{0x0F007000, 0x00010001}, {0x0F007000, 0x00010001},
{0x0F007004, 0x01000000}, {0x0F007004, 0x01000000},
{0x0F007008, 0x01000001}, {0x0F007008, 0x01000001},
{0x0F00700c, 0x00000000}, {0x0F00700c, 0x00000000},
{0x0F007010, 0x01000000}, {0x0F007010, 0x01000000},
{0x0F007014, 0x01000100}, {0x0F007014, 0x01000100},
{0x0F007018, 0x01000000}, {0x0F007018, 0x01000000},
{0x0F00701c, 0x01020000}, {0x0F00701c, 0x01020000},
{0x0F007020, 0x04020107}, {0x0F007020, 0x04020107},
{0x0F007024, 0x00000007}, {0x0F007024, 0x00000007},
{0x0F007028, 0x02020201}, {0x0F007028, 0x02020201},
{0x0F00702c, 0x0204040a}, {0x0F00702c, 0x0204040a},
{0x0F007030, 0x04000000}, {0x0F007030, 0x04000000},
{0x0F007034, 0x02000002}, {0x0F007034, 0x02000002},
{0x0F007038, 0x1F060202}, {0x0F007038, 0x1F060202},
{0x0F00703C, 0x1C22221F}, {0x0F00703C, 0x1C22221F},
{0x0F007040, 0x8A006600}, {0x0F007040, 0x8A006600},
{0x0F007044, 0x221a0800}, {0x0F007044, 0x221a0800},
{0x0F007048, 0x02690204}, {0x0F007048, 0x02690204},
{0x0F00704c, 0x00000000}, {0x0F00704c, 0x00000000},
{0x0F007050, 0x0100001c}, {0x0F007050, 0x0100001c},
{0x0F007054, 0x00000000}, {0x0F007054, 0x00000000},
{0x0F007058, 0x00000000}, {0x0F007058, 0x00000000},
{0x0F00705c, 0x00000000}, {0x0F00705c, 0x00000000},
{0x0F007060, 0x000A15D6}, {0x0F007060, 0x000A15D6},
{0x0F007064, 0x0000000A}, {0x0F007064, 0x0000000A},
{0x0F007068, 0x00000000}, {0x0F007068, 0x00000000},
{0x0F00706c, 0x00000001}, {0x0F00706c, 0x00000001},
{0x0F007070, 0x00004000}, {0x0F007070, 0x00004000},
{0x0F007074, 0x00000000}, {0x0F007074, 0x00000000},
{0x0F007078, 0x00000000}, {0x0F007078, 0x00000000},
{0x0F00707C, 0x00000000}, {0x0F00707C, 0x00000000},
{0x0F007080, 0x00000000}, {0x0F007080, 0x00000000},
{0x0F007084, 0x00000000}, {0x0F007084, 0x00000000},
{0x0F007094, 0x00000104}, {0x0F007094, 0x00000104},
//# Enable start bit within memory controller //# Enable start bit within memory controller
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
//100Mhz //100Mhz
#define T3B_SKIP_CLOCK_PROGRAM_DUMP_100MHZ 9 //index for 0x0F007000 #define T3B_SKIP_CLOCK_PROGRAM_DUMP_100MHZ 9 //index for 0x0F007000
static struct bcm_ddr_setting asT3B_DDRSetting100MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3B_DDRSetting100MHz[] = {// # DPLL Clock Setting
{0x0f000810, 0x00000F95}, {0x0f000810, 0x00000F95},
{0x0f000820, 0x07F1369B}, {0x0f000820, 0x07F1369B},
{0x0f000840, 0x0FFF0800}, {0x0f000840, 0x0FFF0800},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0F00a084, 0x1Cffffff}, {0x0F00a084, 0x1Cffffff},
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
//# Enable 2 ports within X-bar //# Enable 2 ports within X-bar
{0x0F00A000, 0x00000016}, {0x0F00A000, 0x00000016},
//Memcontroller Default values //Memcontroller Default values
{0x0F007000, 0x00010001}, {0x0F007000, 0x00010001},
{0x0F007004, 0x01010100}, {0x0F007004, 0x01010100},
{0x0F007008, 0x01000001}, {0x0F007008, 0x01000001},
{0x0F00700c, 0x00000000}, {0x0F00700c, 0x00000000},
{0x0F007010, 0x01000000}, {0x0F007010, 0x01000000},
{0x0F007014, 0x01000100}, {0x0F007014, 0x01000100},
{0x0F007018, 0x01000000}, {0x0F007018, 0x01000000},
{0x0F00701c, 0x01020000}, // POP - 0x00020000 Normal 0x01020000 {0x0F00701c, 0x01020000}, // POP - 0x00020000 Normal 0x01020000
{0x0F007020, 0x04020107},//Normal - 0x04030107 POP - 0x05030107 {0x0F007020, 0x04020107},//Normal - 0x04030107 POP - 0x05030107
{0x0F007024, 0x00000007}, {0x0F007024, 0x00000007},
{0x0F007028, 0x01020201}, {0x0F007028, 0x01020201},
{0x0F00702c, 0x0204040A}, {0x0F00702c, 0x0204040A},
{0x0F007030, 0x06000000}, {0x0F007030, 0x06000000},
{0x0F007034, 0x02000004}, {0x0F007034, 0x02000004},
{0x0F007038, 0x20080200}, {0x0F007038, 0x20080200},
{0x0F00703C, 0x02030320}, {0x0F00703C, 0x02030320},
{0x0F007040, 0x6E7F1200}, {0x0F007040, 0x6E7F1200},
{0x0F007044, 0x01190A00}, {0x0F007044, 0x01190A00},
{0x0F007048, 0x06120305},//0x02690204 // 0x06120305 {0x0F007048, 0x06120305},//0x02690204 // 0x06120305
{0x0F00704c, 0x00000000}, {0x0F00704c, 0x00000000},
{0x0F007050, 0x0100001C}, {0x0F007050, 0x0100001C},
{0x0F007054, 0x00000000}, {0x0F007054, 0x00000000},
{0x0F007058, 0x00000000}, {0x0F007058, 0x00000000},
{0x0F00705c, 0x00000000}, {0x0F00705c, 0x00000000},
{0x0F007060, 0x00082ED6}, {0x0F007060, 0x00082ED6},
{0x0F007064, 0x0000000A}, {0x0F007064, 0x0000000A},
{0x0F007068, 0x00000000}, {0x0F007068, 0x00000000},
{0x0F00706c, 0x00000001}, {0x0F00706c, 0x00000001},
{0x0F007070, 0x00005000}, {0x0F007070, 0x00005000},
{0x0F007074, 0x00000000}, {0x0F007074, 0x00000000},
{0x0F007078, 0x00000000}, {0x0F007078, 0x00000000},
{0x0F00707C, 0x00000000}, {0x0F00707C, 0x00000000},
{0x0F007080, 0x00000000}, {0x0F007080, 0x00000000},
{0x0F007084, 0x00000000}, {0x0F007084, 0x00000000},
//# Enable BW improvement within memory controller //# Enable BW improvement within memory controller
{0x0F007094, 0x00000104}, {0x0F007094, 0x00000104},
//# Enable start bit within memory controller //# Enable start bit within memory controller
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
#define T3LP_SKIP_CLOCK_PROGRAM_DUMP_133MHZ 9 //index for 0x0F007000 #define T3LP_SKIP_CLOCK_PROGRAM_DUMP_133MHZ 9 //index for 0x0F007000
static struct bcm_ddr_setting asT3LP_DDRSetting133MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3LP_DDRSetting133MHz[] = {// # DPLL Clock Setting
{0x0f000820, 0x03F1365B}, {0x0f000820, 0x03F1365B},
{0x0f000810, 0x00002F95}, {0x0f000810, 0x00002F95},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
// Changed source for X-bar and MIPS clock to APLL // Changed source for X-bar and MIPS clock to APLL
{0x0f000840, 0x0FFF0000}, {0x0f000840, 0x0FFF0000},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0F00a084, 0x1Cffffff}, {0x0F00a084, 0x1Cffffff},
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
{0x0F00A000, 0x00000016}, {0x0F00A000, 0x00000016},
//Memcontroller Default values //Memcontroller Default values
{0x0F007000, 0x00010001}, {0x0F007000, 0x00010001},
{0x0F007004, 0x01010100}, {0x0F007004, 0x01010100},
{0x0F007008, 0x01000001}, {0x0F007008, 0x01000001},
{0x0F00700c, 0x00000000}, {0x0F00700c, 0x00000000},
{0x0F007010, 0x01000000}, {0x0F007010, 0x01000000},
{0x0F007014, 0x01000100}, {0x0F007014, 0x01000100},
{0x0F007018, 0x01000000}, {0x0F007018, 0x01000000},
{0x0F00701c, 0x01020001},// POP - 0x00020001 Normal 0x01020001 {0x0F00701c, 0x01020001},// POP - 0x00020001 Normal 0x01020001
{0x0F007020, 0x04030107}, //Normal - 0x04030107 POP - 0x05030107 {0x0F007020, 0x04030107}, //Normal - 0x04030107 POP - 0x05030107
{0x0F007024, 0x02000007}, {0x0F007024, 0x02000007},
{0x0F007028, 0x02020200}, {0x0F007028, 0x02020200},
{0x0F00702c, 0x0206060a},//ROB- 0x0205050a,//0x0206060a {0x0F00702c, 0x0206060a},//ROB- 0x0205050a,//0x0206060a
{0x0F007030, 0x05000000}, {0x0F007030, 0x05000000},
{0x0F007034, 0x00000003}, {0x0F007034, 0x00000003},
{0x0F007038, 0x200a0200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200 {0x0F007038, 0x200a0200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200
{0x0F00703C, 0x02101020},//ROB - 0x02101010,//0x02101018, {0x0F00703C, 0x02101020},//ROB - 0x02101010,//0x02101018,
{0x0F007040, 0x45711200},//ROB - 0x45751200,//0x450f1200, {0x0F007040, 0x45711200},//ROB - 0x45751200,//0x450f1200,
{0x0F007044, 0x110D0D00},//ROB - 0x110a0d00//0x111f0d00 {0x0F007044, 0x110D0D00},//ROB - 0x110a0d00//0x111f0d00
{0x0F007048, 0x04080306}, {0x0F007048, 0x04080306},
{0x0F00704c, 0x00000000}, {0x0F00704c, 0x00000000},
{0x0F007050, 0x0100001c}, {0x0F007050, 0x0100001c},
{0x0F007054, 0x00000000}, {0x0F007054, 0x00000000},
{0x0F007058, 0x00000000}, {0x0F007058, 0x00000000},
{0x0F00705c, 0x00000000}, {0x0F00705c, 0x00000000},
{0x0F007060, 0x0010245F}, {0x0F007060, 0x0010245F},
{0x0F007064, 0x00000010}, {0x0F007064, 0x00000010},
{0x0F007068, 0x00000000}, {0x0F007068, 0x00000000},
{0x0F00706c, 0x00000001}, {0x0F00706c, 0x00000001},
{0x0F007070, 0x00007000}, {0x0F007070, 0x00007000},
{0x0F007074, 0x00000000}, {0x0F007074, 0x00000000},
{0x0F007078, 0x00000000}, {0x0F007078, 0x00000000},
{0x0F00707C, 0x00000000}, {0x0F00707C, 0x00000000},
{0x0F007080, 0x00000000}, {0x0F007080, 0x00000000},
{0x0F007084, 0x00000000}, {0x0F007084, 0x00000000},
{0x0F007088, 0x01000001}, {0x0F007088, 0x01000001},
{0x0F00708c, 0x00000101}, {0x0F00708c, 0x00000101},
{0x0F007090, 0x00000000}, {0x0F007090, 0x00000000},
//# Enable BW improvement within memory controller //# Enable BW improvement within memory controller
{0x0F007094, 0x00040000}, {0x0F007094, 0x00040000},
{0x0F007098, 0x00000000}, {0x0F007098, 0x00000000},
{0x0F0070c8, 0x00000104}, {0x0F0070c8, 0x00000104},
//# Enable 2 ports within X-bar //# Enable 2 ports within X-bar
//# Enable start bit within memory controller //# Enable start bit within memory controller
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
#define T3LP_SKIP_CLOCK_PROGRAM_DUMP_100MHZ 11 //index for 0x0F007000 #define T3LP_SKIP_CLOCK_PROGRAM_DUMP_100MHZ 11 //index for 0x0F007000
static struct bcm_ddr_setting asT3LP_DDRSetting100MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3LP_DDRSetting100MHz[] = {// # DPLL Clock Setting
{0x0f000810, 0x00002F95}, {0x0f000810, 0x00002F95},
{0x0f000820, 0x03F1369B}, {0x0f000820, 0x03F1369B},
{0x0f000840, 0x0fff0000}, {0x0f000840, 0x0fff0000},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
// Changed source for X-bar and MIPS clock to APLL // Changed source for X-bar and MIPS clock to APLL
{0x0f000840, 0x0FFF0000}, {0x0f000840, 0x0FFF0000},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0F00a084, 0x1Cffffff}, {0x0F00a084, 0x1Cffffff},
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
//Memcontroller Default values //Memcontroller Default values
{0x0F007000, 0x00010001}, {0x0F007000, 0x00010001},
{0x0F007004, 0x01010100}, {0x0F007004, 0x01010100},
{0x0F007008, 0x01000001}, {0x0F007008, 0x01000001},
{0x0F00700c, 0x00000000}, {0x0F00700c, 0x00000000},
{0x0F007010, 0x01000000}, {0x0F007010, 0x01000000},
{0x0F007014, 0x01000100}, {0x0F007014, 0x01000100},
{0x0F007018, 0x01000000}, {0x0F007018, 0x01000000},
{0x0F00701c, 0x01020000},// POP - 0x00020001 Normal 0x01020001 {0x0F00701c, 0x01020000},// POP - 0x00020001 Normal 0x01020001
{0x0F007020, 0x04020107}, //Normal - 0x04030107 POP - 0x05030107 {0x0F007020, 0x04020107}, //Normal - 0x04030107 POP - 0x05030107
{0x0F007024, 0x00000007}, {0x0F007024, 0x00000007},
{0x0F007028, 0x01020200}, {0x0F007028, 0x01020200},
{0x0F00702c, 0x0204040a},//ROB- 0x0205050a,//0x0206060a {0x0F00702c, 0x0204040a},//ROB- 0x0205050a,//0x0206060a
{0x0F007030, 0x06000000}, {0x0F007030, 0x06000000},
{0x0F007034, 0x00000004}, {0x0F007034, 0x00000004},
{0x0F007038, 0x1F080200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200 {0x0F007038, 0x1F080200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200
{0x0F00703C, 0x0203031F},//ROB - 0x02101010,//0x02101018, {0x0F00703C, 0x0203031F},//ROB - 0x02101010,//0x02101018,
{0x0F007040, 0x6e001200},//ROB - 0x45751200,//0x450f1200, {0x0F007040, 0x6e001200},//ROB - 0x45751200,//0x450f1200,
{0x0F007044, 0x011a0a00},//ROB - 0x110a0d00//0x111f0d00 {0x0F007044, 0x011a0a00},//ROB - 0x110a0d00//0x111f0d00
{0x0F007048, 0x03000305}, {0x0F007048, 0x03000305},
{0x0F00704c, 0x00000000}, {0x0F00704c, 0x00000000},
{0x0F007050, 0x0100001c}, {0x0F007050, 0x0100001c},
{0x0F007054, 0x00000000}, {0x0F007054, 0x00000000},
{0x0F007058, 0x00000000}, {0x0F007058, 0x00000000},
{0x0F00705c, 0x00000000}, {0x0F00705c, 0x00000000},
{0x0F007060, 0x00082ED6}, {0x0F007060, 0x00082ED6},
{0x0F007064, 0x0000000A}, {0x0F007064, 0x0000000A},
{0x0F007068, 0x00000000}, {0x0F007068, 0x00000000},
{0x0F00706c, 0x00000001}, {0x0F00706c, 0x00000001},
{0x0F007070, 0x00005000}, {0x0F007070, 0x00005000},
{0x0F007074, 0x00000000}, {0x0F007074, 0x00000000},
{0x0F007078, 0x00000000}, {0x0F007078, 0x00000000},
{0x0F00707C, 0x00000000}, {0x0F00707C, 0x00000000},
{0x0F007080, 0x00000000}, {0x0F007080, 0x00000000},
{0x0F007084, 0x00000000}, {0x0F007084, 0x00000000},
{0x0F007088, 0x01000001}, {0x0F007088, 0x01000001},
{0x0F00708c, 0x00000101}, {0x0F00708c, 0x00000101},
{0x0F007090, 0x00000000}, {0x0F007090, 0x00000000},
{0x0F007094, 0x00010000}, {0x0F007094, 0x00010000},
{0x0F007098, 0x00000000}, {0x0F007098, 0x00000000},
{0x0F0070C8, 0x00000104}, {0x0F0070C8, 0x00000104},
//# Enable 2 ports within X-bar //# Enable 2 ports within X-bar
{0x0F00A000, 0x00000016}, {0x0F00A000, 0x00000016},
//# Enable start bit within memory controller //# Enable start bit within memory controller
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
#define T3LP_SKIP_CLOCK_PROGRAM_DUMP_80MHZ 9 //index for 0x0F007000 #define T3LP_SKIP_CLOCK_PROGRAM_DUMP_80MHZ 9 //index for 0x0F007000
static struct bcm_ddr_setting asT3LP_DDRSetting80MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3LP_DDRSetting80MHz[] = {// # DPLL Clock Setting
{0x0f000820, 0x07F13FFF}, {0x0f000820, 0x07F13FFF},
{0x0f000810, 0x00002F95}, {0x0f000810, 0x00002F95},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
{0x0f000840, 0x0FFF1F00}, {0x0f000840, 0x0FFF1F00},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0F00a084, 0x1Cffffff}, {0x0F00a084, 0x1Cffffff},
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
{0x0F00A000, 0x00000016}, {0x0F00A000, 0x00000016},
{0x0f007000, 0x00010001}, {0x0f007000, 0x00010001},
{0x0f007004, 0x01000000}, {0x0f007004, 0x01000000},
{0x0f007008, 0x01000001}, {0x0f007008, 0x01000001},
{0x0f00700c, 0x00000000}, {0x0f00700c, 0x00000000},
{0x0f007010, 0x01000000}, {0x0f007010, 0x01000000},
{0x0f007014, 0x01000100}, {0x0f007014, 0x01000100},
{0x0f007018, 0x01000000}, {0x0f007018, 0x01000000},
{0x0f00701c, 0x01020000}, {0x0f00701c, 0x01020000},
{0x0f007020, 0x04020107}, {0x0f007020, 0x04020107},
{0x0f007024, 0x00000007}, {0x0f007024, 0x00000007},
{0x0f007028, 0x02020200}, {0x0f007028, 0x02020200},
{0x0f00702c, 0x0204040a}, {0x0f00702c, 0x0204040a},
{0x0f007030, 0x04000000}, {0x0f007030, 0x04000000},
{0x0f007034, 0x00000002}, {0x0f007034, 0x00000002},
{0x0f007038, 0x1d060200}, {0x0f007038, 0x1d060200},
{0x0f00703c, 0x1c22221d}, {0x0f00703c, 0x1c22221d},
{0x0f007040, 0x8A116600}, {0x0f007040, 0x8A116600},
{0x0f007044, 0x222d0800}, {0x0f007044, 0x222d0800},
{0x0f007048, 0x02690204}, {0x0f007048, 0x02690204},
{0x0f00704c, 0x00000000}, {0x0f00704c, 0x00000000},
{0x0f007050, 0x0100001c}, {0x0f007050, 0x0100001c},
{0x0f007054, 0x00000000}, {0x0f007054, 0x00000000},
{0x0f007058, 0x00000000}, {0x0f007058, 0x00000000},
{0x0f00705c, 0x00000000}, {0x0f00705c, 0x00000000},
{0x0f007060, 0x000A15D6}, {0x0f007060, 0x000A15D6},
{0x0f007064, 0x0000000A}, {0x0f007064, 0x0000000A},
{0x0f007068, 0x00000000}, {0x0f007068, 0x00000000},
{0x0f00706c, 0x00000001}, {0x0f00706c, 0x00000001},
{0x0f007070, 0x00004000}, {0x0f007070, 0x00004000},
{0x0f007074, 0x00000000}, {0x0f007074, 0x00000000},
{0x0f007078, 0x00000000}, {0x0f007078, 0x00000000},
{0x0f00707c, 0x00000000}, {0x0f00707c, 0x00000000},
{0x0f007080, 0x00000000}, {0x0f007080, 0x00000000},
{0x0f007084, 0x00000000}, {0x0f007084, 0x00000000},
{0x0f007088, 0x01000001}, {0x0f007088, 0x01000001},
{0x0f00708c, 0x00000101}, {0x0f00708c, 0x00000101},
{0x0f007090, 0x00000000}, {0x0f007090, 0x00000000},
{0x0f007094, 0x00010000}, {0x0f007094, 0x00010000},
{0x0f007098, 0x00000000}, {0x0f007098, 0x00000000},
{0x0F0070C8, 0x00000104}, {0x0F0070C8, 0x00000104},
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
...@@ -537,237 +537,237 @@ static struct bcm_ddr_setting asT3LP_DDRSetting80MHz[] = {// # DPLL Clock Settin ...@@ -537,237 +537,237 @@ static struct bcm_ddr_setting asT3LP_DDRSetting80MHz[] = {// # DPLL Clock Settin
#define T3LPB_SKIP_CLOCK_PROGRAM_DUMP_160MHZ 7 //index for 0x0F007000 #define T3LPB_SKIP_CLOCK_PROGRAM_DUMP_160MHZ 7 //index for 0x0F007000
static struct bcm_ddr_setting asT3LPB_DDRSetting160MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3LPB_DDRSetting160MHz[] = {// # DPLL Clock Setting
{0x0f000820, 0x03F137DB}, {0x0f000820, 0x03F137DB},
{0x0f000810, 0x01842795}, {0x0f000810, 0x01842795},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
{0x0f000840, 0x0FFF0400}, {0x0f000840, 0x0FFF0400},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0f003050, 0x00000021},//this is flash/eeprom clock divisor which set the flash clock to 20 MHz {0x0f003050, 0x00000021},//this is flash/eeprom clock divisor which set the flash clock to 20 MHz
{0x0F00a084, 0x1Cffffff},//Now dump from her in internal memory {0x0F00a084, 0x1Cffffff},//Now dump from her in internal memory
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
{0x0F00A000, 0x00000016}, {0x0F00A000, 0x00000016},
{0x0f007000, 0x00010001}, {0x0f007000, 0x00010001},
{0x0f007004, 0x01000001}, {0x0f007004, 0x01000001},
{0x0f007008, 0x01000101}, {0x0f007008, 0x01000101},
{0x0f00700c, 0x00000000}, {0x0f00700c, 0x00000000},
{0x0f007010, 0x01000100}, {0x0f007010, 0x01000100},
{0x0f007014, 0x01000100}, {0x0f007014, 0x01000100},
{0x0f007018, 0x01000000}, {0x0f007018, 0x01000000},
{0x0f00701c, 0x01020000}, {0x0f00701c, 0x01020000},
{0x0f007020, 0x04030107}, {0x0f007020, 0x04030107},
{0x0f007024, 0x02000007}, {0x0f007024, 0x02000007},
{0x0f007028, 0x02020200}, {0x0f007028, 0x02020200},
{0x0f00702c, 0x0206060a}, {0x0f00702c, 0x0206060a},
{0x0f007030, 0x050d0d00}, {0x0f007030, 0x050d0d00},
{0x0f007034, 0x00000003}, {0x0f007034, 0x00000003},
{0x0f007038, 0x170a0200}, {0x0f007038, 0x170a0200},
{0x0f00703c, 0x02101012}, {0x0f00703c, 0x02101012},
{0x0f007040, 0x45161200}, {0x0f007040, 0x45161200},
{0x0f007044, 0x11250c00}, {0x0f007044, 0x11250c00},
{0x0f007048, 0x04da0307}, {0x0f007048, 0x04da0307},
{0x0f00704c, 0x00000000}, {0x0f00704c, 0x00000000},
{0x0f007050, 0x0000001c}, {0x0f007050, 0x0000001c},
{0x0f007054, 0x00000000}, {0x0f007054, 0x00000000},
{0x0f007058, 0x00000000}, {0x0f007058, 0x00000000},
{0x0f00705c, 0x00000000}, {0x0f00705c, 0x00000000},
{0x0f007060, 0x00142bb6}, {0x0f007060, 0x00142bb6},
{0x0f007064, 0x20430014}, {0x0f007064, 0x20430014},
{0x0f007068, 0x00000000}, {0x0f007068, 0x00000000},
{0x0f00706c, 0x00000001}, {0x0f00706c, 0x00000001},
{0x0f007070, 0x00009000}, {0x0f007070, 0x00009000},
{0x0f007074, 0x00000000}, {0x0f007074, 0x00000000},
{0x0f007078, 0x00000000}, {0x0f007078, 0x00000000},
{0x0f00707c, 0x00000000}, {0x0f00707c, 0x00000000},
{0x0f007080, 0x00000000}, {0x0f007080, 0x00000000},
{0x0f007084, 0x00000000}, {0x0f007084, 0x00000000},
{0x0f007088, 0x01000001}, {0x0f007088, 0x01000001},
{0x0f00708c, 0x00000101}, {0x0f00708c, 0x00000101},
{0x0f007090, 0x00000000}, {0x0f007090, 0x00000000},
{0x0f007094, 0x00040000}, {0x0f007094, 0x00040000},
{0x0f007098, 0x00000000}, {0x0f007098, 0x00000000},
{0x0F0070C8, 0x00000104}, {0x0F0070C8, 0x00000104},
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
#define T3LPB_SKIP_CLOCK_PROGRAM_DUMP_133MHZ 7 //index for 0x0F007000 #define T3LPB_SKIP_CLOCK_PROGRAM_DUMP_133MHZ 7 //index for 0x0F007000
static struct bcm_ddr_setting asT3LPB_DDRSetting133MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3LPB_DDRSetting133MHz[] = {// # DPLL Clock Setting
{0x0f000820, 0x03F1365B}, {0x0f000820, 0x03F1365B},
{0x0f000810, 0x00002F95}, {0x0f000810, 0x00002F95},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
// Changed source for X-bar and MIPS clock to APLL // Changed source for X-bar and MIPS clock to APLL
{0x0f000840, 0x0FFF0000}, {0x0f000840, 0x0FFF0000},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0f003050, 0x00000021},//flash/eeprom clock divisor which set the flash clock to 20 MHz {0x0f003050, 0x00000021},//flash/eeprom clock divisor which set the flash clock to 20 MHz
{0x0F00a084, 0x1Cffffff},//dump from here in internal memory {0x0F00a084, 0x1Cffffff},//dump from here in internal memory
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
{0x0F00A000, 0x00000016}, {0x0F00A000, 0x00000016},
//Memcontroller Default values //Memcontroller Default values
{0x0F007000, 0x00010001}, {0x0F007000, 0x00010001},
{0x0F007004, 0x01010100}, {0x0F007004, 0x01010100},
{0x0F007008, 0x01000001}, {0x0F007008, 0x01000001},
{0x0F00700c, 0x00000000}, {0x0F00700c, 0x00000000},
{0x0F007010, 0x01000000}, {0x0F007010, 0x01000000},
{0x0F007014, 0x01000100}, {0x0F007014, 0x01000100},
{0x0F007018, 0x01000000}, {0x0F007018, 0x01000000},
{0x0F00701c, 0x01020001},// POP - 0x00020001 Normal 0x01020001 {0x0F00701c, 0x01020001},// POP - 0x00020001 Normal 0x01020001
{0x0F007020, 0x04030107}, //Normal - 0x04030107 POP - 0x05030107 {0x0F007020, 0x04030107}, //Normal - 0x04030107 POP - 0x05030107
{0x0F007024, 0x02000007}, {0x0F007024, 0x02000007},
{0x0F007028, 0x02020200}, {0x0F007028, 0x02020200},
{0x0F00702c, 0x0206060a},//ROB- 0x0205050a,//0x0206060a {0x0F00702c, 0x0206060a},//ROB- 0x0205050a,//0x0206060a
{0x0F007030, 0x05000000}, {0x0F007030, 0x05000000},
{0x0F007034, 0x00000003}, {0x0F007034, 0x00000003},
{0x0F007038, 0x190a0200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200 {0x0F007038, 0x190a0200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200
{0x0F00703C, 0x02101017},//ROB - 0x02101010,//0x02101018, {0x0F00703C, 0x02101017},//ROB - 0x02101010,//0x02101018,
{0x0F007040, 0x45171200},//ROB - 0x45751200,//0x450f1200, {0x0F007040, 0x45171200},//ROB - 0x45751200,//0x450f1200,
{0x0F007044, 0x11290D00},//ROB - 0x110a0d00//0x111f0d00 {0x0F007044, 0x11290D00},//ROB - 0x110a0d00//0x111f0d00
{0x0F007048, 0x04080306}, {0x0F007048, 0x04080306},
{0x0F00704c, 0x00000000}, {0x0F00704c, 0x00000000},
{0x0F007050, 0x0100001c}, {0x0F007050, 0x0100001c},
{0x0F007054, 0x00000000}, {0x0F007054, 0x00000000},
{0x0F007058, 0x00000000}, {0x0F007058, 0x00000000},
{0x0F00705c, 0x00000000}, {0x0F00705c, 0x00000000},
{0x0F007060, 0x0010245F}, {0x0F007060, 0x0010245F},
{0x0F007064, 0x00000010}, {0x0F007064, 0x00000010},
{0x0F007068, 0x00000000}, {0x0F007068, 0x00000000},
{0x0F00706c, 0x00000001}, {0x0F00706c, 0x00000001},
{0x0F007070, 0x00007000}, {0x0F007070, 0x00007000},
{0x0F007074, 0x00000000}, {0x0F007074, 0x00000000},
{0x0F007078, 0x00000000}, {0x0F007078, 0x00000000},
{0x0F00707C, 0x00000000}, {0x0F00707C, 0x00000000},
{0x0F007080, 0x00000000}, {0x0F007080, 0x00000000},
{0x0F007084, 0x00000000}, {0x0F007084, 0x00000000},
{0x0F007088, 0x01000001}, {0x0F007088, 0x01000001},
{0x0F00708c, 0x00000101}, {0x0F00708c, 0x00000101},
{0x0F007090, 0x00000000}, {0x0F007090, 0x00000000},
//# Enable BW improvement within memory controller //# Enable BW improvement within memory controller
{0x0F007094, 0x00040000}, {0x0F007094, 0x00040000},
{0x0F007098, 0x00000000}, {0x0F007098, 0x00000000},
{0x0F0070c8, 0x00000104}, {0x0F0070c8, 0x00000104},
//# Enable 2 ports within X-bar //# Enable 2 ports within X-bar
//# Enable start bit within memory controller //# Enable start bit within memory controller
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
#define T3LPB_SKIP_CLOCK_PROGRAM_DUMP_100MHZ 8 //index for 0x0F007000 #define T3LPB_SKIP_CLOCK_PROGRAM_DUMP_100MHZ 8 //index for 0x0F007000
static struct bcm_ddr_setting asT3LPB_DDRSetting100MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3LPB_DDRSetting100MHz[] = {// # DPLL Clock Setting
{0x0f000810, 0x00002F95}, {0x0f000810, 0x00002F95},
{0x0f000820, 0x03F1369B}, {0x0f000820, 0x03F1369B},
{0x0f000840, 0x0fff0000}, {0x0f000840, 0x0fff0000},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
// Changed source for X-bar and MIPS clock to APLL // Changed source for X-bar and MIPS clock to APLL
{0x0f000840, 0x0FFF0000}, {0x0f000840, 0x0FFF0000},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0f003050, 0x00000021},//flash/eeprom clock divisor which set the flash clock to 20 MHz {0x0f003050, 0x00000021},//flash/eeprom clock divisor which set the flash clock to 20 MHz
{0x0F00a084, 0x1Cffffff}, //dump from here in internal memory {0x0F00a084, 0x1Cffffff}, //dump from here in internal memory
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
//Memcontroller Default values //Memcontroller Default values
{0x0F007000, 0x00010001}, {0x0F007000, 0x00010001},
{0x0F007004, 0x01010100}, {0x0F007004, 0x01010100},
{0x0F007008, 0x01000001}, {0x0F007008, 0x01000001},
{0x0F00700c, 0x00000000}, {0x0F00700c, 0x00000000},
{0x0F007010, 0x01000000}, {0x0F007010, 0x01000000},
{0x0F007014, 0x01000100}, {0x0F007014, 0x01000100},
{0x0F007018, 0x01000000}, {0x0F007018, 0x01000000},
{0x0F00701c, 0x01020000},// POP - 0x00020001 Normal 0x01020001 {0x0F00701c, 0x01020000},// POP - 0x00020001 Normal 0x01020001
{0x0F007020, 0x04020107}, //Normal - 0x04030107 POP - 0x05030107 {0x0F007020, 0x04020107}, //Normal - 0x04030107 POP - 0x05030107
{0x0F007024, 0x00000007}, {0x0F007024, 0x00000007},
{0x0F007028, 0x01020200}, {0x0F007028, 0x01020200},
{0x0F00702c, 0x0204040a},//ROB- 0x0205050a,//0x0206060a {0x0F00702c, 0x0204040a},//ROB- 0x0205050a,//0x0206060a
{0x0F007030, 0x06000000}, {0x0F007030, 0x06000000},
{0x0F007034, 0x00000004}, {0x0F007034, 0x00000004},
{0x0F007038, 0x1F080200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200 {0x0F007038, 0x1F080200},//ROB - 0x110a0200,//0x180a0200,// 0x1f0a0200
{0x0F00703C, 0x0203031F},//ROB - 0x02101010,//0x02101018, {0x0F00703C, 0x0203031F},//ROB - 0x02101010,//0x02101018,
{0x0F007040, 0x6e001200},//ROB - 0x45751200,//0x450f1200, {0x0F007040, 0x6e001200},//ROB - 0x45751200,//0x450f1200,
{0x0F007044, 0x011a0a00},//ROB - 0x110a0d00//0x111f0d00 {0x0F007044, 0x011a0a00},//ROB - 0x110a0d00//0x111f0d00
{0x0F007048, 0x03000305}, {0x0F007048, 0x03000305},
{0x0F00704c, 0x00000000}, {0x0F00704c, 0x00000000},
{0x0F007050, 0x0100001c}, {0x0F007050, 0x0100001c},
{0x0F007054, 0x00000000}, {0x0F007054, 0x00000000},
{0x0F007058, 0x00000000}, {0x0F007058, 0x00000000},
{0x0F00705c, 0x00000000}, {0x0F00705c, 0x00000000},
{0x0F007060, 0x00082ED6}, {0x0F007060, 0x00082ED6},
{0x0F007064, 0x0000000A}, {0x0F007064, 0x0000000A},
{0x0F007068, 0x00000000}, {0x0F007068, 0x00000000},
{0x0F00706c, 0x00000001}, {0x0F00706c, 0x00000001},
{0x0F007070, 0x00005000}, {0x0F007070, 0x00005000},
{0x0F007074, 0x00000000}, {0x0F007074, 0x00000000},
{0x0F007078, 0x00000000}, {0x0F007078, 0x00000000},
{0x0F00707C, 0x00000000}, {0x0F00707C, 0x00000000},
{0x0F007080, 0x00000000}, {0x0F007080, 0x00000000},
{0x0F007084, 0x00000000}, {0x0F007084, 0x00000000},
{0x0F007088, 0x01000001}, {0x0F007088, 0x01000001},
{0x0F00708c, 0x00000101}, {0x0F00708c, 0x00000101},
{0x0F007090, 0x00000000}, {0x0F007090, 0x00000000},
{0x0F007094, 0x00010000}, {0x0F007094, 0x00010000},
{0x0F007098, 0x00000000}, {0x0F007098, 0x00000000},
{0x0F0070C8, 0x00000104}, {0x0F0070C8, 0x00000104},
//# Enable 2 ports within X-bar //# Enable 2 ports within X-bar
{0x0F00A000, 0x00000016}, {0x0F00A000, 0x00000016},
//# Enable start bit within memory controller //# Enable start bit within memory controller
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
#define T3LPB_SKIP_CLOCK_PROGRAM_DUMP_80MHZ 7 //index for 0x0F007000 #define T3LPB_SKIP_CLOCK_PROGRAM_DUMP_80MHZ 7 //index for 0x0F007000
static struct bcm_ddr_setting asT3LPB_DDRSetting80MHz[] = {// # DPLL Clock Setting static struct bcm_ddr_setting asT3LPB_DDRSetting80MHz[] = {// # DPLL Clock Setting
{0x0f000820, 0x07F13FFF}, {0x0f000820, 0x07F13FFF},
{0x0f000810, 0x00002F95}, {0x0f000810, 0x00002F95},
{0x0f000860, 0x00000000}, {0x0f000860, 0x00000000},
{0x0f000880, 0x000003DD}, {0x0f000880, 0x000003DD},
{0x0f000840, 0x0FFF1F00}, {0x0f000840, 0x0FFF1F00},
{0x0F00a044, 0x1fffffff}, {0x0F00a044, 0x1fffffff},
{0x0F00a040, 0x1f000000}, {0x0F00a040, 0x1f000000},
{0x0f003050, 0x00000021},//flash/eeprom clock divisor which set the flash clock to 20 MHz {0x0f003050, 0x00000021},//flash/eeprom clock divisor which set the flash clock to 20 MHz
{0x0F00a084, 0x1Cffffff},// dump from here in internal memory {0x0F00a084, 0x1Cffffff},// dump from here in internal memory
{0x0F00a080, 0x1C000000}, {0x0F00a080, 0x1C000000},
{0x0F00A000, 0x00000016}, {0x0F00A000, 0x00000016},
{0x0f007000, 0x00010001}, {0x0f007000, 0x00010001},
{0x0f007004, 0x01000000}, {0x0f007004, 0x01000000},
{0x0f007008, 0x01000001}, {0x0f007008, 0x01000001},
{0x0f00700c, 0x00000000}, {0x0f00700c, 0x00000000},
{0x0f007010, 0x01000000}, {0x0f007010, 0x01000000},
{0x0f007014, 0x01000100}, {0x0f007014, 0x01000100},
{0x0f007018, 0x01000000}, {0x0f007018, 0x01000000},
{0x0f00701c, 0x01020000}, {0x0f00701c, 0x01020000},
{0x0f007020, 0x04020107}, {0x0f007020, 0x04020107},
{0x0f007024, 0x00000007}, {0x0f007024, 0x00000007},
{0x0f007028, 0x02020200}, {0x0f007028, 0x02020200},
{0x0f00702c, 0x0204040a}, {0x0f00702c, 0x0204040a},
{0x0f007030, 0x04000000}, {0x0f007030, 0x04000000},
{0x0f007034, 0x00000002}, {0x0f007034, 0x00000002},
{0x0f007038, 0x1d060200}, {0x0f007038, 0x1d060200},
{0x0f00703c, 0x1c22221d}, {0x0f00703c, 0x1c22221d},
{0x0f007040, 0x8A116600}, {0x0f007040, 0x8A116600},
{0x0f007044, 0x222d0800}, {0x0f007044, 0x222d0800},
{0x0f007048, 0x02690204}, {0x0f007048, 0x02690204},
{0x0f00704c, 0x00000000}, {0x0f00704c, 0x00000000},
{0x0f007050, 0x0100001c}, {0x0f007050, 0x0100001c},
{0x0f007054, 0x00000000}, {0x0f007054, 0x00000000},
{0x0f007058, 0x00000000}, {0x0f007058, 0x00000000},
{0x0f00705c, 0x00000000}, {0x0f00705c, 0x00000000},
{0x0f007060, 0x000A15D6}, {0x0f007060, 0x000A15D6},
{0x0f007064, 0x0000000A}, {0x0f007064, 0x0000000A},
{0x0f007068, 0x00000000}, {0x0f007068, 0x00000000},
{0x0f00706c, 0x00000001}, {0x0f00706c, 0x00000001},
{0x0f007070, 0x00004000}, {0x0f007070, 0x00004000},
{0x0f007074, 0x00000000}, {0x0f007074, 0x00000000},
{0x0f007078, 0x00000000}, {0x0f007078, 0x00000000},
{0x0f00707c, 0x00000000}, {0x0f00707c, 0x00000000},
{0x0f007080, 0x00000000}, {0x0f007080, 0x00000000},
{0x0f007084, 0x00000000}, {0x0f007084, 0x00000000},
{0x0f007088, 0x01000001}, {0x0f007088, 0x01000001},
{0x0f00708c, 0x00000101}, {0x0f00708c, 0x00000101},
{0x0f007090, 0x00000000}, {0x0f007090, 0x00000000},
{0x0f007094, 0x00010000}, {0x0f007094, 0x00010000},
{0x0f007098, 0x00000000}, {0x0f007098, 0x00000000},
{0x0F0070C8, 0x00000104}, {0x0F0070C8, 0x00000104},
{0x0F007018, 0x01010000} {0x0F007018, 0x01010000}
}; };
...@@ -780,37 +780,37 @@ int ddr_init(struct bcm_mini_adapter *Adapter) ...@@ -780,37 +780,37 @@ int ddr_init(struct bcm_mini_adapter *Adapter)
UINT uiClockSetting = 0; UINT uiClockSetting = 0;
int retval = STATUS_SUCCESS; int retval = STATUS_SUCCESS;
switch (Adapter->chip_id) switch (Adapter->chip_id)
{ {
case 0xbece3200: case 0xbece3200:
switch (Adapter->DDRSetting) switch (Adapter->DDRSetting)
{ {
case DDR_80_MHZ: case DDR_80_MHZ:
psDDRSetting = asT3LP_DDRSetting80MHz; psDDRSetting = asT3LP_DDRSetting80MHz;
RegCount = (sizeof(asT3LP_DDRSetting80MHz)/ RegCount = (sizeof(asT3LP_DDRSetting80MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
break; break;
case DDR_100_MHZ: case DDR_100_MHZ:
psDDRSetting = asT3LP_DDRSetting100MHz; psDDRSetting = asT3LP_DDRSetting100MHz;
RegCount = (sizeof(asT3LP_DDRSetting100MHz)/ RegCount = (sizeof(asT3LP_DDRSetting100MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
break; break;
case DDR_133_MHZ: case DDR_133_MHZ:
psDDRSetting = asT3LP_DDRSetting133MHz; psDDRSetting = asT3LP_DDRSetting133MHz;
RegCount = (sizeof(asT3LP_DDRSetting133MHz)/ RegCount = (sizeof(asT3LP_DDRSetting133MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
if (Adapter->bMipsConfig == MIPS_200_MHZ) if (Adapter->bMipsConfig == MIPS_200_MHZ)
{ {
uiClockSetting = 0x03F13652; uiClockSetting = 0x03F13652;
} }
else else
{ {
uiClockSetting = 0x03F1365B; uiClockSetting = 0x03F1365B;
} }
break; break;
default: default:
return -EINVAL; return -EINVAL;
} }
break; break;
case T3LPB: case T3LPB:
...@@ -821,20 +821,20 @@ int ddr_init(struct bcm_mini_adapter *Adapter) ...@@ -821,20 +821,20 @@ int ddr_init(struct bcm_mini_adapter *Adapter)
/* Set bit 2 and bit 6 to 1 for BBIC 2mA drive /* Set bit 2 and bit 6 to 1 for BBIC 2mA drive
* (please check current value and additionally set these bits) * (please check current value and additionally set these bits)
*/ */
if ((Adapter->chip_id != BCS220_2) && if ((Adapter->chip_id != BCS220_2) &&
(Adapter->chip_id != BCS220_2BC) && (Adapter->chip_id != BCS220_2BC) &&
(Adapter->chip_id != BCS220_3)) (Adapter->chip_id != BCS220_3))
{ {
retval = rdmalt(Adapter,(UINT)0x0f000830, &uiResetValue, sizeof(uiResetValue)); retval = rdmalt(Adapter,(UINT)0x0f000830, &uiResetValue, sizeof(uiResetValue));
if (retval < 0) { if (retval < 0) {
BCM_DEBUG_PRINT(Adapter, CMHOST, RDM, DBG_LVL_ALL, "%s:%d RDM failed\n", __func__, __LINE__); BCM_DEBUG_PRINT(Adapter, CMHOST, RDM, DBG_LVL_ALL, "%s:%d RDM failed\n", __func__, __LINE__);
return retval; return retval;
} }
uiResetValue |= 0x44; uiResetValue |= 0x44;
retval = wrmalt(Adapter,(UINT)0x0f000830, &uiResetValue, sizeof(uiResetValue)); retval = wrmalt(Adapter,(UINT)0x0f000830, &uiResetValue, sizeof(uiResetValue));
if (retval < 0) { if (retval < 0) {
BCM_DEBUG_PRINT(Adapter, CMHOST, RDM, DBG_LVL_ALL, "%s:%d RDM failed\n", __func__, __LINE__); BCM_DEBUG_PRINT(Adapter, CMHOST, RDM, DBG_LVL_ALL, "%s:%d RDM failed\n", __func__, __LINE__);
return retval; return retval;
} }
} }
switch (Adapter->DDRSetting) switch (Adapter->DDRSetting)
...@@ -842,42 +842,42 @@ int ddr_init(struct bcm_mini_adapter *Adapter) ...@@ -842,42 +842,42 @@ int ddr_init(struct bcm_mini_adapter *Adapter)
case DDR_80_MHZ: case DDR_80_MHZ:
psDDRSetting = asT3LPB_DDRSetting80MHz; psDDRSetting = asT3LPB_DDRSetting80MHz;
RegCount = (sizeof(asT3B_DDRSetting80MHz)/ RegCount = (sizeof(asT3B_DDRSetting80MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
break; break;
case DDR_100_MHZ: case DDR_100_MHZ:
psDDRSetting = asT3LPB_DDRSetting100MHz; psDDRSetting = asT3LPB_DDRSetting100MHz;
RegCount = (sizeof(asT3B_DDRSetting100MHz)/ RegCount = (sizeof(asT3B_DDRSetting100MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
break; break;
case DDR_133_MHZ: case DDR_133_MHZ:
psDDRSetting = asT3LPB_DDRSetting133MHz; psDDRSetting = asT3LPB_DDRSetting133MHz;
RegCount = (sizeof(asT3B_DDRSetting133MHz)/ RegCount = (sizeof(asT3B_DDRSetting133MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
if (Adapter->bMipsConfig == MIPS_200_MHZ) if (Adapter->bMipsConfig == MIPS_200_MHZ)
{ {
uiClockSetting = 0x03F13652; uiClockSetting = 0x03F13652;
} }
else else
{ {
uiClockSetting = 0x03F1365B; uiClockSetting = 0x03F1365B;
} }
break; break;
case DDR_160_MHZ: case DDR_160_MHZ:
psDDRSetting = asT3LPB_DDRSetting160MHz; psDDRSetting = asT3LPB_DDRSetting160MHz;
RegCount = sizeof(asT3LPB_DDRSetting160MHz)/sizeof(struct bcm_ddr_setting); RegCount = sizeof(asT3LPB_DDRSetting160MHz)/sizeof(struct bcm_ddr_setting);
if (Adapter->bMipsConfig == MIPS_200_MHZ) if (Adapter->bMipsConfig == MIPS_200_MHZ)
{ {
uiClockSetting = 0x03F137D2; uiClockSetting = 0x03F137D2;
} }
else else
{ {
uiClockSetting = 0x03F137DB; uiClockSetting = 0x03F137DB;
} }
} }
break; break;
...@@ -887,68 +887,68 @@ int ddr_init(struct bcm_mini_adapter *Adapter) ...@@ -887,68 +887,68 @@ int ddr_init(struct bcm_mini_adapter *Adapter)
case 0xbece0121: case 0xbece0121:
case 0xbece0130: case 0xbece0130:
case 0xbece0300: case 0xbece0300:
BCM_DEBUG_PRINT(Adapter,DBG_TYPE_INITEXIT, DRV_ENTRY, DBG_LVL_ALL, "DDR Setting: %x\n", Adapter->DDRSetting); BCM_DEBUG_PRINT(Adapter,DBG_TYPE_INITEXIT, DRV_ENTRY, DBG_LVL_ALL, "DDR Setting: %x\n", Adapter->DDRSetting);
switch (Adapter->DDRSetting) switch (Adapter->DDRSetting)
{ {
case DDR_80_MHZ: case DDR_80_MHZ:
psDDRSetting = asT3_DDRSetting80MHz; psDDRSetting = asT3_DDRSetting80MHz;
RegCount = (sizeof(asT3_DDRSetting80MHz)/ RegCount = (sizeof(asT3_DDRSetting80MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
break; break;
case DDR_100_MHZ: case DDR_100_MHZ:
psDDRSetting = asT3_DDRSetting100MHz; psDDRSetting = asT3_DDRSetting100MHz;
RegCount = (sizeof(asT3_DDRSetting100MHz)/ RegCount = (sizeof(asT3_DDRSetting100MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
break; break;
case DDR_133_MHZ: case DDR_133_MHZ:
psDDRSetting = asT3_DDRSetting133MHz; psDDRSetting = asT3_DDRSetting133MHz;
RegCount = (sizeof(asT3_DDRSetting133MHz)/ RegCount = (sizeof(asT3_DDRSetting133MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
break; break;
default: default:
return -EINVAL; return -EINVAL;
} }
case 0xbece0310: case 0xbece0310:
{ {
switch (Adapter->DDRSetting) switch (Adapter->DDRSetting)
{ {
case DDR_80_MHZ: case DDR_80_MHZ:
psDDRSetting = asT3B_DDRSetting80MHz; psDDRSetting = asT3B_DDRSetting80MHz;
RegCount = (sizeof(asT3B_DDRSetting80MHz)/ RegCount = (sizeof(asT3B_DDRSetting80MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
break;
case DDR_100_MHZ:
psDDRSetting = asT3B_DDRSetting100MHz;
RegCount = (sizeof(asT3B_DDRSetting100MHz)/
sizeof(struct bcm_ddr_setting));
break; break;
case DDR_133_MHZ: case DDR_100_MHZ:
psDDRSetting = asT3B_DDRSetting100MHz;
RegCount = (sizeof(asT3B_DDRSetting100MHz)/
sizeof(struct bcm_ddr_setting));
break;
case DDR_133_MHZ:
if (Adapter->bDPLLConfig == PLL_266_MHZ)//266Mhz PLL selected. if (Adapter->bDPLLConfig == PLL_266_MHZ)//266Mhz PLL selected.
{ {
memcpy(asT3B_DDRSetting133MHz, asDPLL_266MHZ, memcpy(asT3B_DDRSetting133MHz, asDPLL_266MHZ,
sizeof(asDPLL_266MHZ)); sizeof(asDPLL_266MHZ));
psDDRSetting = asT3B_DDRSetting133MHz; psDDRSetting = asT3B_DDRSetting133MHz;
RegCount = (sizeof(asT3B_DDRSetting133MHz)/ RegCount = (sizeof(asT3B_DDRSetting133MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
} }
else else
{ {
psDDRSetting = asT3B_DDRSetting133MHz; psDDRSetting = asT3B_DDRSetting133MHz;
RegCount = (sizeof(asT3B_DDRSetting133MHz)/ RegCount = (sizeof(asT3B_DDRSetting133MHz)/
sizeof(struct bcm_ddr_setting)); sizeof(struct bcm_ddr_setting));
if (Adapter->bMipsConfig == MIPS_200_MHZ) if (Adapter->bMipsConfig == MIPS_200_MHZ)
{ {
uiClockSetting = 0x07F13652; uiClockSetting = 0x07F13652;
} }
else else
{ {
uiClockSetting = 0x07F1365B; uiClockSetting = 0x07F1365B;
} }
} }
break; break;
default: default:
return -EINVAL; return -EINVAL;
} }
break; break;
...@@ -1110,30 +1110,30 @@ int download_ddr_settings(struct bcm_mini_adapter *Adapter) ...@@ -1110,30 +1110,30 @@ int download_ddr_settings(struct bcm_mini_adapter *Adapter)
switch (Adapter->chip_id) switch (Adapter->chip_id)
{ {
case 0xbece3200: case 0xbece3200:
switch (Adapter->DDRSetting) switch (Adapter->DDRSetting)
{ {
case DDR_80_MHZ: case DDR_80_MHZ:
psDDRSetting = asT3LP_DDRSetting80MHz; psDDRSetting = asT3LP_DDRSetting80MHz;
RegCount = ARRAY_SIZE(asT3LP_DDRSetting80MHz); RegCount = ARRAY_SIZE(asT3LP_DDRSetting80MHz);
RegCount -= T3LP_SKIP_CLOCK_PROGRAM_DUMP_80MHZ; RegCount -= T3LP_SKIP_CLOCK_PROGRAM_DUMP_80MHZ;
psDDRSetting += T3LP_SKIP_CLOCK_PROGRAM_DUMP_80MHZ; psDDRSetting += T3LP_SKIP_CLOCK_PROGRAM_DUMP_80MHZ;
break;
case DDR_100_MHZ:
psDDRSetting = asT3LP_DDRSetting100MHz;
RegCount = ARRAY_SIZE(asT3LP_DDRSetting100MHz);
RegCount -= T3LP_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
psDDRSetting += T3LP_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
break;
case DDR_133_MHZ:
bOverrideSelfRefresh = TRUE;
psDDRSetting = asT3LP_DDRSetting133MHz;
RegCount = ARRAY_SIZE(asT3LP_DDRSetting133MHz);
RegCount -= T3LP_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
psDDRSetting += T3LP_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
break; break;
case DDR_100_MHZ:
psDDRSetting = asT3LP_DDRSetting100MHz;
RegCount = ARRAY_SIZE(asT3LP_DDRSetting100MHz);
RegCount -= T3LP_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
psDDRSetting += T3LP_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
break;
case DDR_133_MHZ:
bOverrideSelfRefresh = TRUE;
psDDRSetting = asT3LP_DDRSetting133MHz;
RegCount = ARRAY_SIZE(asT3LP_DDRSetting133MHz);
RegCount -= T3LP_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
psDDRSetting += T3LP_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
break;
default: default:
return -EINVAL; return -EINVAL;
} }
break; break;
case T3LPB: case T3LPB:
...@@ -1141,90 +1141,90 @@ int download_ddr_settings(struct bcm_mini_adapter *Adapter) ...@@ -1141,90 +1141,90 @@ int download_ddr_settings(struct bcm_mini_adapter *Adapter)
case BCS220_2BC: case BCS220_2BC:
case BCS250_BC: case BCS250_BC:
case BCS220_3: case BCS220_3:
switch (Adapter->DDRSetting) switch (Adapter->DDRSetting)
{ {
case DDR_80_MHZ: case DDR_80_MHZ:
psDDRSetting = asT3LPB_DDRSetting80MHz; psDDRSetting = asT3LPB_DDRSetting80MHz;
RegCount = ARRAY_SIZE(asT3LPB_DDRSetting80MHz); RegCount = ARRAY_SIZE(asT3LPB_DDRSetting80MHz);
RegCount -= T3LPB_SKIP_CLOCK_PROGRAM_DUMP_80MHZ; RegCount -= T3LPB_SKIP_CLOCK_PROGRAM_DUMP_80MHZ;
psDDRSetting += T3LPB_SKIP_CLOCK_PROGRAM_DUMP_80MHZ; psDDRSetting += T3LPB_SKIP_CLOCK_PROGRAM_DUMP_80MHZ;
break;
case DDR_100_MHZ:
psDDRSetting = asT3LPB_DDRSetting100MHz;
RegCount = ARRAY_SIZE(asT3LPB_DDRSetting100MHz);
RegCount -= T3LPB_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
psDDRSetting += T3LPB_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
break;
case DDR_133_MHZ:
bOverrideSelfRefresh = TRUE;
psDDRSetting = asT3LPB_DDRSetting133MHz;
RegCount = ARRAY_SIZE(asT3LPB_DDRSetting133MHz);
RegCount -= T3LPB_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
psDDRSetting += T3LPB_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
break; break;
case DDR_100_MHZ:
psDDRSetting = asT3LPB_DDRSetting100MHz;
RegCount = ARRAY_SIZE(asT3LPB_DDRSetting100MHz);
RegCount -= T3LPB_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
psDDRSetting += T3LPB_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
break;
case DDR_133_MHZ:
bOverrideSelfRefresh = TRUE;
psDDRSetting = asT3LPB_DDRSetting133MHz;
RegCount = ARRAY_SIZE(asT3LPB_DDRSetting133MHz);
RegCount -= T3LPB_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
psDDRSetting += T3LPB_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
break;
case DDR_160_MHZ: case DDR_160_MHZ:
bOverrideSelfRefresh = TRUE; bOverrideSelfRefresh = TRUE;
psDDRSetting = asT3LPB_DDRSetting160MHz; psDDRSetting = asT3LPB_DDRSetting160MHz;
RegCount = ARRAY_SIZE(asT3LPB_DDRSetting160MHz); RegCount = ARRAY_SIZE(asT3LPB_DDRSetting160MHz);
RegCount -= T3LPB_SKIP_CLOCK_PROGRAM_DUMP_160MHZ; RegCount -= T3LPB_SKIP_CLOCK_PROGRAM_DUMP_160MHZ;
psDDRSetting += T3LPB_SKIP_CLOCK_PROGRAM_DUMP_160MHZ; psDDRSetting += T3LPB_SKIP_CLOCK_PROGRAM_DUMP_160MHZ;
break; break;
default: default:
return -EINVAL; return -EINVAL;
} }
break; break;
case 0xbece0300: case 0xbece0300:
switch (Adapter->DDRSetting) switch (Adapter->DDRSetting)
{ {
case DDR_80_MHZ: case DDR_80_MHZ:
psDDRSetting = asT3_DDRSetting80MHz; psDDRSetting = asT3_DDRSetting80MHz;
RegCount = ARRAY_SIZE(asT3_DDRSetting80MHz); RegCount = ARRAY_SIZE(asT3_DDRSetting80MHz);
RegCount -= T3_SKIP_CLOCK_PROGRAM_DUMP_80MHZ; RegCount -= T3_SKIP_CLOCK_PROGRAM_DUMP_80MHZ;
psDDRSetting += T3_SKIP_CLOCK_PROGRAM_DUMP_80MHZ; psDDRSetting += T3_SKIP_CLOCK_PROGRAM_DUMP_80MHZ;
break; break;
case DDR_100_MHZ: case DDR_100_MHZ:
psDDRSetting = asT3_DDRSetting100MHz; psDDRSetting = asT3_DDRSetting100MHz;
RegCount = ARRAY_SIZE(asT3_DDRSetting100MHz); RegCount = ARRAY_SIZE(asT3_DDRSetting100MHz);
RegCount -= T3_SKIP_CLOCK_PROGRAM_DUMP_100MHZ; RegCount -= T3_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
psDDRSetting += T3_SKIP_CLOCK_PROGRAM_DUMP_100MHZ; psDDRSetting += T3_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
break; break;
case DDR_133_MHZ: case DDR_133_MHZ:
psDDRSetting = asT3_DDRSetting133MHz; psDDRSetting = asT3_DDRSetting133MHz;
RegCount = ARRAY_SIZE(asT3_DDRSetting133MHz); RegCount = ARRAY_SIZE(asT3_DDRSetting133MHz);
RegCount -= T3_SKIP_CLOCK_PROGRAM_DUMP_133MHZ; RegCount -= T3_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
psDDRSetting += T3_SKIP_CLOCK_PROGRAM_DUMP_133MHZ; psDDRSetting += T3_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
break; break;
default: default:
return -EINVAL; return -EINVAL;
} }
break; break;
case 0xbece0310: case 0xbece0310:
{ {
switch (Adapter->DDRSetting) switch (Adapter->DDRSetting)
{ {
case DDR_80_MHZ: case DDR_80_MHZ:
psDDRSetting = asT3B_DDRSetting80MHz; psDDRSetting = asT3B_DDRSetting80MHz;
RegCount = ARRAY_SIZE(asT3B_DDRSetting80MHz); RegCount = ARRAY_SIZE(asT3B_DDRSetting80MHz);
RegCount -= T3B_SKIP_CLOCK_PROGRAM_DUMP_80MHZ; RegCount -= T3B_SKIP_CLOCK_PROGRAM_DUMP_80MHZ;
psDDRSetting += T3B_SKIP_CLOCK_PROGRAM_DUMP_80MHZ; psDDRSetting += T3B_SKIP_CLOCK_PROGRAM_DUMP_80MHZ;
break; break;
case DDR_100_MHZ: case DDR_100_MHZ:
psDDRSetting = asT3B_DDRSetting100MHz; psDDRSetting = asT3B_DDRSetting100MHz;
RegCount = ARRAY_SIZE(asT3B_DDRSetting100MHz); RegCount = ARRAY_SIZE(asT3B_DDRSetting100MHz);
RegCount -= T3B_SKIP_CLOCK_PROGRAM_DUMP_100MHZ; RegCount -= T3B_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
psDDRSetting += T3B_SKIP_CLOCK_PROGRAM_DUMP_100MHZ; psDDRSetting += T3B_SKIP_CLOCK_PROGRAM_DUMP_100MHZ;
break; break;
case DDR_133_MHZ: case DDR_133_MHZ:
bOverrideSelfRefresh = TRUE; bOverrideSelfRefresh = TRUE;
psDDRSetting = asT3B_DDRSetting133MHz; psDDRSetting = asT3B_DDRSetting133MHz;
RegCount = ARRAY_SIZE(asT3B_DDRSetting133MHz); RegCount = ARRAY_SIZE(asT3B_DDRSetting133MHz);
RegCount -= T3B_SKIP_CLOCK_PROGRAM_DUMP_133MHZ; RegCount -= T3B_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
psDDRSetting += T3B_SKIP_CLOCK_PROGRAM_DUMP_133MHZ; psDDRSetting += T3B_SKIP_CLOCK_PROGRAM_DUMP_133MHZ;
break; break;
} }
break; break;
} }
default: default:
return -EINVAL; return -EINVAL;
...@@ -1261,10 +1261,10 @@ int download_ddr_settings(struct bcm_mini_adapter *Adapter) ...@@ -1261,10 +1261,10 @@ int download_ddr_settings(struct bcm_mini_adapter *Adapter)
if (bOverrideSelfRefresh && (psDDRSetting->ulRegAddress == 0x0F007018)) if (bOverrideSelfRefresh && (psDDRSetting->ulRegAddress == 0x0F007018))
{ {
value = (psDDRSetting->ulRegValue |(1<<8)); value = (psDDRSetting->ulRegValue |(1<<8));
if (STATUS_SUCCESS != wrmalt(Adapter, ul_ddr_setting_load_addr, if (STATUS_SUCCESS != wrmalt(Adapter, ul_ddr_setting_load_addr,
&value, sizeof(value))) { &value, sizeof(value))) {
BCM_DEBUG_PRINT(Adapter, DBG_TYPE_PRINTK, 0, 0, "%s:%d\n", __func__, __LINE__); BCM_DEBUG_PRINT(Adapter, DBG_TYPE_PRINTK, 0, 0, "%s:%d\n", __func__, __LINE__);
break; break;
} }
} }
else else
...@@ -1272,7 +1272,7 @@ int download_ddr_settings(struct bcm_mini_adapter *Adapter) ...@@ -1272,7 +1272,7 @@ int download_ddr_settings(struct bcm_mini_adapter *Adapter)
value = psDDRSetting->ulRegValue; value = psDDRSetting->ulRegValue;
if (STATUS_SUCCESS != wrmalt(Adapter, ul_ddr_setting_load_addr , if (STATUS_SUCCESS != wrmalt(Adapter, ul_ddr_setting_load_addr ,
&value, sizeof(value))) { &value, sizeof(value))) {
BCM_DEBUG_PRINT(Adapter, DBG_TYPE_PRINTK, 0, 0, "%s:%d\n", __func__, __LINE__); BCM_DEBUG_PRINT(Adapter, DBG_TYPE_PRINTK, 0, 0, "%s:%d\n", __func__, __LINE__);
break; break;
} }
...@@ -1282,5 +1282,5 @@ int download_ddr_settings(struct bcm_mini_adapter *Adapter) ...@@ -1282,5 +1282,5 @@ int download_ddr_settings(struct bcm_mini_adapter *Adapter)
RegCount--; RegCount--;
psDDRSetting++; psDDRSetting++;
} }
return retval; return retval;
} }
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment