Commit ffb13e3b authored by Neil Armstrong's avatar Neil Armstrong

clk: meson: gxbb-aoclk: Switch to regmap for register access

Switch the aoclk driver to use the new bindings and switch all the
registers access to regmap only.
Signed-off-by: default avatarNeil Armstrong <narmstrong@baylibre.com>
parent 3b302562
...@@ -4,4 +4,4 @@ ...@@ -4,4 +4,4 @@
obj-$(CONFIG_COMMON_CLK_AMLOGIC) += clk-pll.o clk-cpu.o clk-mpll.o clk-audio-divider.o obj-$(CONFIG_COMMON_CLK_AMLOGIC) += clk-pll.o clk-cpu.o clk-mpll.o clk-audio-divider.o
obj-$(CONFIG_COMMON_CLK_MESON8B) += meson8b.o obj-$(CONFIG_COMMON_CLK_MESON8B) += meson8b.o
obj-$(CONFIG_COMMON_CLK_GXBB) += gxbb.o gxbb-aoclk.o obj-$(CONFIG_COMMON_CLK_GXBB) += gxbb.o gxbb-aoclk.o gxbb-aoclk-regmap.o
/*
* Copyright (c) 2017 BayLibre, SAS.
* Author: Neil Armstrong <narmstrong@baylibre.com>
*
* SPDX-License-Identifier: GPL-2.0+
*/
#include <linux/clk-provider.h>
#include <linux/bitfield.h>
#include <linux/regmap.h>
#include "gxbb-aoclk.h"
static int aoclk_gate_regmap_enable(struct clk_hw *hw)
{
struct aoclk_gate_regmap *gate = to_aoclk_gate_regmap(hw);
return regmap_update_bits(gate->regmap, AO_RTI_GEN_CNTL_REG0,
BIT(gate->bit_idx), BIT(gate->bit_idx));
}
static void aoclk_gate_regmap_disable(struct clk_hw *hw)
{
struct aoclk_gate_regmap *gate = to_aoclk_gate_regmap(hw);
regmap_update_bits(gate->regmap, AO_RTI_GEN_CNTL_REG0,
BIT(gate->bit_idx), 0);
}
static int aoclk_gate_regmap_is_enabled(struct clk_hw *hw)
{
struct aoclk_gate_regmap *gate = to_aoclk_gate_regmap(hw);
unsigned int val;
int ret;
ret = regmap_read(gate->regmap, AO_RTI_GEN_CNTL_REG0, &val);
if (ret)
return ret;
return (val & BIT(gate->bit_idx)) != 0;
}
const struct clk_ops meson_aoclk_gate_regmap_ops = {
.enable = aoclk_gate_regmap_enable,
.disable = aoclk_gate_regmap_disable,
.is_enabled = aoclk_gate_regmap_is_enabled,
};
...@@ -56,16 +56,19 @@ ...@@ -56,16 +56,19 @@
#include <linux/of_address.h> #include <linux/of_address.h>
#include <linux/platform_device.h> #include <linux/platform_device.h>
#include <linux/reset-controller.h> #include <linux/reset-controller.h>
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/init.h> #include <linux/init.h>
#include <dt-bindings/clock/gxbb-aoclkc.h> #include <dt-bindings/clock/gxbb-aoclkc.h>
#include <dt-bindings/reset/gxbb-aoclkc.h> #include <dt-bindings/reset/gxbb-aoclkc.h>
#include "gxbb-aoclk.h"
static DEFINE_SPINLOCK(gxbb_aoclk_lock); static DEFINE_SPINLOCK(gxbb_aoclk_lock);
struct gxbb_aoclk_reset_controller { struct gxbb_aoclk_reset_controller {
struct reset_controller_dev reset; struct reset_controller_dev reset;
unsigned int *data; unsigned int *data;
void __iomem *base; struct regmap *regmap;
}; };
static int gxbb_aoclk_do_reset(struct reset_controller_dev *rcdev, static int gxbb_aoclk_do_reset(struct reset_controller_dev *rcdev,
...@@ -74,9 +77,8 @@ static int gxbb_aoclk_do_reset(struct reset_controller_dev *rcdev, ...@@ -74,9 +77,8 @@ static int gxbb_aoclk_do_reset(struct reset_controller_dev *rcdev,
struct gxbb_aoclk_reset_controller *reset = struct gxbb_aoclk_reset_controller *reset =
container_of(rcdev, struct gxbb_aoclk_reset_controller, reset); container_of(rcdev, struct gxbb_aoclk_reset_controller, reset);
writel(BIT(reset->data[id]), reset->base); return regmap_write(reset->regmap, AO_RTI_GEN_CNTL_REG0,
BIT(reset->data[id]));
return 0;
} }
static const struct reset_control_ops gxbb_aoclk_reset_ops = { static const struct reset_control_ops gxbb_aoclk_reset_ops = {
...@@ -84,13 +86,12 @@ static const struct reset_control_ops gxbb_aoclk_reset_ops = { ...@@ -84,13 +86,12 @@ static const struct reset_control_ops gxbb_aoclk_reset_ops = {
}; };
#define GXBB_AO_GATE(_name, _bit) \ #define GXBB_AO_GATE(_name, _bit) \
static struct clk_gate _name##_ao = { \ static struct aoclk_gate_regmap _name##_ao = { \
.reg = (void __iomem *)0, \
.bit_idx = (_bit), \ .bit_idx = (_bit), \
.lock = &gxbb_aoclk_lock, \ .lock = &gxbb_aoclk_lock, \
.hw.init = &(struct clk_init_data) { \ .hw.init = &(struct clk_init_data) { \
.name = #_name "_ao", \ .name = #_name "_ao", \
.ops = &clk_gate_ops, \ .ops = &meson_aoclk_gate_regmap_ops, \
.parent_names = (const char *[]){ "clk81" }, \ .parent_names = (const char *[]){ "clk81" }, \
.num_parents = 1, \ .num_parents = 1, \
.flags = (CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED), \ .flags = (CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED), \
...@@ -113,7 +114,7 @@ static unsigned int gxbb_aoclk_reset[] = { ...@@ -113,7 +114,7 @@ static unsigned int gxbb_aoclk_reset[] = {
[RESET_AO_IR_BLASTER] = 23, [RESET_AO_IR_BLASTER] = 23,
}; };
static struct clk_gate *gxbb_aoclk_gate[] = { static struct aoclk_gate_regmap *gxbb_aoclk_gate[] = {
[CLKID_AO_REMOTE] = &remote_ao, [CLKID_AO_REMOTE] = &remote_ao,
[CLKID_AO_I2C_MASTER] = &i2c_master_ao, [CLKID_AO_I2C_MASTER] = &i2c_master_ao,
[CLKID_AO_I2C_SLAVE] = &i2c_slave_ao, [CLKID_AO_I2C_SLAVE] = &i2c_slave_ao,
...@@ -136,24 +137,23 @@ static struct clk_hw_onecell_data gxbb_aoclk_onecell_data = { ...@@ -136,24 +137,23 @@ static struct clk_hw_onecell_data gxbb_aoclk_onecell_data = {
static int gxbb_aoclkc_probe(struct platform_device *pdev) static int gxbb_aoclkc_probe(struct platform_device *pdev)
{ {
struct resource *res;
void __iomem *base;
int ret, clkid;
struct device *dev = &pdev->dev;
struct gxbb_aoclk_reset_controller *rstc; struct gxbb_aoclk_reset_controller *rstc;
struct device *dev = &pdev->dev;
struct regmap *regmap;
int ret, clkid;
rstc = devm_kzalloc(dev, sizeof(*rstc), GFP_KERNEL); rstc = devm_kzalloc(dev, sizeof(*rstc), GFP_KERNEL);
if (!rstc) if (!rstc)
return -ENOMEM; return -ENOMEM;
/* Generic clocks */ regmap = syscon_node_to_regmap(of_get_parent(dev->of_node));
res = platform_get_resource(pdev, IORESOURCE_MEM, 0); if (IS_ERR(regmap)) {
base = devm_ioremap_resource(dev, res); dev_err(dev, "failed to get regmap\n");
if (IS_ERR(base)) return -ENODEV;
return PTR_ERR(base); }
/* Reset Controller */ /* Reset Controller */
rstc->base = base; rstc->regmap = regmap;
rstc->data = gxbb_aoclk_reset; rstc->data = gxbb_aoclk_reset;
rstc->reset.ops = &gxbb_aoclk_reset_ops; rstc->reset.ops = &gxbb_aoclk_reset_ops;
rstc->reset.nr_resets = ARRAY_SIZE(gxbb_aoclk_reset); rstc->reset.nr_resets = ARRAY_SIZE(gxbb_aoclk_reset);
...@@ -161,10 +161,10 @@ static int gxbb_aoclkc_probe(struct platform_device *pdev) ...@@ -161,10 +161,10 @@ static int gxbb_aoclkc_probe(struct platform_device *pdev)
ret = devm_reset_controller_register(dev, &rstc->reset); ret = devm_reset_controller_register(dev, &rstc->reset);
/* /*
* Populate base address and register all clks * Populate regmap and register all clks
*/ */
for (clkid = 0; clkid < gxbb_aoclk_onecell_data.num; clkid++) { for (clkid = 0; clkid < ARRAY_SIZE(gxbb_aoclk_gate); clkid++) {
gxbb_aoclk_gate[clkid]->reg = base; gxbb_aoclk_gate[clkid]->regmap = regmap;
ret = devm_clk_hw_register(dev, ret = devm_clk_hw_register(dev,
gxbb_aoclk_onecell_data.hws[clkid]); gxbb_aoclk_onecell_data.hws[clkid]);
...@@ -177,7 +177,7 @@ static int gxbb_aoclkc_probe(struct platform_device *pdev) ...@@ -177,7 +177,7 @@ static int gxbb_aoclkc_probe(struct platform_device *pdev)
} }
static const struct of_device_id gxbb_aoclkc_match_table[] = { static const struct of_device_id gxbb_aoclkc_match_table[] = {
{ .compatible = "amlogic,gxbb-aoclkc" }, { .compatible = "amlogic,meson-gx-aoclkc" },
{ } { }
}; };
......
/*
* Copyright (c) 2017 BayLibre, SAS
* Author: Neil Armstrong <narmstrong@baylibre.com>
*
* SPDX-License-Identifier: GPL-2.0+
*/
#ifndef __GXBB_AOCLKC_H
#define __GXBB_AOCLKC_H
/* AO Configuration Clock registers offsets */
#define AO_RTI_GEN_CNTL_REG0 0x40
struct aoclk_gate_regmap {
struct clk_hw hw;
unsigned bit_idx;
struct regmap *regmap;
spinlock_t *lock;
};
#define to_aoclk_gate_regmap(_hw) \
container_of(_hw, struct aoclk_gate_regmap, hw)
extern const struct clk_ops meson_aoclk_gate_regmap_ops;
#endif /* __GXBB_AOCLKC_H */
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment