mdio-octeon.c 5 KB
Newer Older
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 2009,2011 Cavium, Inc.
7 8 9
 */

#include <linux/platform_device.h>
10 11 12 13 14
#include <linux/of_mdio.h>
#include <linux/delay.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/gfp.h>
15
#include <linux/phy.h>
16
#include <linux/io.h>
17 18 19 20 21 22 23

#include <asm/octeon/octeon.h>
#include <asm/octeon/cvmx-smix-defs.h>

#define DRV_VERSION "1.0"
#define DRV_DESCRIPTION "Cavium Networks Octeon SMI/MDIO driver"

24 25 26 27 28 29
#define SMI_CMD		0x0
#define SMI_WR_DAT	0x8
#define SMI_RD_DAT	0x10
#define SMI_CLK		0x18
#define SMI_EN		0x20

30 31
struct octeon_mdiobus {
	struct mii_bus *mii_bus;
32 33 34
	u64 register_base;
	resource_size_t mdio_phys;
	resource_size_t regsize;
35 36 37 38 39 40 41 42 43 44 45 46 47 48
	int phy_irq[PHY_MAX_ADDR];
};

static int octeon_mdiobus_read(struct mii_bus *bus, int phy_id, int regnum)
{
	struct octeon_mdiobus *p = bus->priv;
	union cvmx_smix_cmd smi_cmd;
	union cvmx_smix_rd_dat smi_rd;
	int timeout = 1000;

	smi_cmd.u64 = 0;
	smi_cmd.s.phy_op = 1; /* MDIO_CLAUSE_22_READ */
	smi_cmd.s.phy_adr = phy_id;
	smi_cmd.s.reg_adr = regnum;
49
	cvmx_write_csr(p->register_base + SMI_CMD, smi_cmd.u64);
50 51 52 53 54 55

	do {
		/*
		 * Wait 1000 clocks so we don't saturate the RSL bus
		 * doing reads.
		 */
56 57
		__delay(1000);
		smi_rd.u64 = cvmx_read_csr(p->register_base + SMI_RD_DAT);
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
	} while (smi_rd.s.pending && --timeout);

	if (smi_rd.s.val)
		return smi_rd.s.dat;
	else
		return -EIO;
}

static int octeon_mdiobus_write(struct mii_bus *bus, int phy_id,
				int regnum, u16 val)
{
	struct octeon_mdiobus *p = bus->priv;
	union cvmx_smix_cmd smi_cmd;
	union cvmx_smix_wr_dat smi_wr;
	int timeout = 1000;

	smi_wr.u64 = 0;
	smi_wr.s.dat = val;
76
	cvmx_write_csr(p->register_base + SMI_WR_DAT, smi_wr.u64);
77 78 79 80 81

	smi_cmd.u64 = 0;
	smi_cmd.s.phy_op = 0; /* MDIO_CLAUSE_22_WRITE */
	smi_cmd.s.phy_adr = phy_id;
	smi_cmd.s.reg_adr = regnum;
82
	cvmx_write_csr(p->register_base + SMI_CMD, smi_cmd.u64);
83 84 85 86 87 88

	do {
		/*
		 * Wait 1000 clocks so we don't saturate the RSL bus
		 * doing reads.
		 */
89 90
		__delay(1000);
		smi_wr.u64 = cvmx_read_csr(p->register_base + SMI_WR_DAT);
91 92 93 94 95 96 97 98
	} while (smi_wr.s.pending && --timeout);

	if (timeout <= 0)
		return -EIO;

	return 0;
}

99
static int octeon_mdiobus_probe(struct platform_device *pdev)
100 101
{
	struct octeon_mdiobus *bus;
102
	struct resource *res_mem;
103
	union cvmx_smix_en smi_en;
104 105 106 107 108 109
	int err = -ENOENT;

	bus = devm_kzalloc(&pdev->dev, sizeof(*bus), GFP_KERNEL);
	if (!bus)
		return -ENOMEM;

110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
	res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	if (res_mem == NULL) {
		dev_err(&pdev->dev, "found no memory resource\n");
		err = -ENXIO;
		goto fail;
	}
	bus->mdio_phys = res_mem->start;
	bus->regsize = resource_size(res_mem);
	if (!devm_request_mem_region(&pdev->dev, bus->mdio_phys, bus->regsize,
				     res_mem->name)) {
		dev_err(&pdev->dev, "request_mem_region failed\n");
		goto fail;
	}
	bus->register_base =
		(u64)devm_ioremap(&pdev->dev, bus->mdio_phys, bus->regsize);
126 127 128 129

	bus->mii_bus = mdiobus_alloc();

	if (!bus->mii_bus)
130
		goto fail;
131

132 133
	smi_en.u64 = 0;
	smi_en.s.en = 1;
134
	cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
135 136 137 138

	bus->mii_bus->priv = bus;
	bus->mii_bus->irq = bus->phy_irq;
	bus->mii_bus->name = "mdio-octeon";
139
	snprintf(bus->mii_bus->id, MII_BUS_ID_SIZE, "%llx", bus->register_base);
140 141 142 143 144 145 146
	bus->mii_bus->parent = &pdev->dev;

	bus->mii_bus->read = octeon_mdiobus_read;
	bus->mii_bus->write = octeon_mdiobus_write;

	dev_set_drvdata(&pdev->dev, bus);

147
	err = of_mdiobus_register(bus->mii_bus, pdev->dev.of_node);
148
	if (err)
149
		goto fail_register;
150 151 152 153

	dev_info(&pdev->dev, "Version " DRV_VERSION "\n");

	return 0;
154
fail_register:
155
	mdiobus_free(bus->mii_bus);
156
fail:
157
	smi_en.u64 = 0;
158
	cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
159 160 161
	return err;
}

162
static int octeon_mdiobus_remove(struct platform_device *pdev)
163 164
{
	struct octeon_mdiobus *bus;
165
	union cvmx_smix_en smi_en;
166 167 168 169 170

	bus = dev_get_drvdata(&pdev->dev);

	mdiobus_unregister(bus->mii_bus);
	mdiobus_free(bus->mii_bus);
171
	smi_en.u64 = 0;
172
	cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
173 174 175
	return 0;
}

176 177 178 179 180 181 182 183
static struct of_device_id octeon_mdiobus_match[] = {
	{
		.compatible = "cavium,octeon-3860-mdio",
	},
	{},
};
MODULE_DEVICE_TABLE(of, octeon_mdiobus_match);

184 185 186 187
static struct platform_driver octeon_mdiobus_driver = {
	.driver = {
		.name		= "mdio-octeon",
		.owner		= THIS_MODULE,
188
		.of_match_table = octeon_mdiobus_match,
189 190
	},
	.probe		= octeon_mdiobus_probe,
191
	.remove		= octeon_mdiobus_remove,
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
};

void octeon_mdiobus_force_mod_depencency(void)
{
	/* Let ethernet drivers force us to be loaded.  */
}
EXPORT_SYMBOL(octeon_mdiobus_force_mod_depencency);

static int __init octeon_mdiobus_mod_init(void)
{
	return platform_driver_register(&octeon_mdiobus_driver);
}

static void __exit octeon_mdiobus_mod_exit(void)
{
	platform_driver_unregister(&octeon_mdiobus_driver);
}

module_init(octeon_mdiobus_mod_init);
module_exit(octeon_mdiobus_mod_exit);

MODULE_DESCRIPTION(DRV_DESCRIPTION);
MODULE_VERSION(DRV_VERSION);
MODULE_AUTHOR("David Daney");
MODULE_LICENSE("GPL");