sun4i-a10.dtsi 31.6 KB
Newer Older
1 2 3 4
/*
 * Copyright 2012 Stefan Roese
 * Stefan Roese <sr@denx.de>
 *
5 6 7 8
 * This file is dual-licensed: you can use it either under the terms
 * of the GPL or the X11 license, at your option. Note that this dual
 * licensing only applies to this file, and not this project as a
 * whole.
9
 *
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
 *  a) This library is free software; you can redistribute it and/or
 *     modify it under the terms of the GNU General Public License as
 *     published by the Free Software Foundation; either version 2 of the
 *     License, or (at your option) any later version.
 *
 *     This library is distributed in the hope that it will be useful,
 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *     GNU General Public License for more details.
 *
 * Or, alternatively,
 *
 *  b) Permission is hereby granted, free of charge, to any person
 *     obtaining a copy of this software and associated documentation
 *     files (the "Software"), to deal in the Software without
 *     restriction, including without limitation the rights to use,
 *     copy, modify, merge, publish, distribute, sublicense, and/or
 *     sell copies of the Software, and to permit persons to whom the
 *     Software is furnished to do so, subject to the following
 *     conditions:
 *
 *     The above copyright notice and this permission notice shall be
 *     included in all copies or substantial portions of the Software.
 *
 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 *     OTHER DEALINGS IN THE SOFTWARE.
42 43
 */

44
#include "skeleton.dtsi"
45

46 47
#include <dt-bindings/thermal/thermal.h>

48
#include <dt-bindings/clock/sun4i-a10-pll2.h>
49
#include <dt-bindings/dma/sun4i-a10.h>
50
#include <dt-bindings/pinctrl/sun4i-a10.h>
51 52

/ {
53 54
	interrupt-parent = <&intc>;

55 56 57 58
	aliases {
		ethernet0 = &emac;
	};

59 60 61 62 63
	chosen {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

64
		framebuffer@0 {
65 66
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
67
			allwinner,pipeline = "de_be0-lcd0-hdmi";
68
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
69
				 <&ahb_gates 44>, <&dram_gates 26>;
70 71
			status = "disabled";
		};
72 73

		framebuffer@1 {
74 75
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
76 77
			allwinner,pipeline = "de_fe0-de_be0-lcd0-hdmi";
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
78 79
				 <&ahb_gates 44>, <&ahb_gates 46>,
				 <&dram_gates 25>, <&dram_gates 26>;
80 81
			status = "disabled";
		};
82 83 84 85 86 87

		framebuffer@2 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_fe0-de_be0-lcd0";
			clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 44>,
88 89
				 <&ahb_gates 46>, <&dram_gates 25>,
				 <&dram_gates 26>;
90 91 92 93 94 95 96 97
			status = "disabled";
		};

		framebuffer@3 {
			compatible = "allwinner,simple-framebuffer",
				     "simple-framebuffer";
			allwinner,pipeline = "de_fe0-de_be0-lcd0-tve0";
			clocks = <&pll5 1>, <&ahb_gates 34>, <&ahb_gates 36>,
98
				 <&ahb_gates 44>, <&ahb_gates 46>,
99
				 <&dram_gates 5>, <&dram_gates 25>, <&dram_gates 26>;
100 101
			status = "disabled";
		};
102 103
	};

104
	cpus {
105 106
		#address-cells = <1>;
		#size-cells = <0>;
107
		cpu0: cpu@0 {
108
			device_type = "cpu";
109
			compatible = "arm,cortex-a8";
110
			reg = <0x0>;
111 112 113
			clocks = <&cpu>;
			clock-latency = <244144>; /* 8 32k periods */
			operating-points = <
114
				/* kHz	  uV */
115
				1008000 1400000
116 117 118
				912000	1350000
				864000	1300000
				624000	1250000
119 120 121
				>;
			#cooling-cells = <2>;
			cooling-min-level = <0>;
122
			cooling-max-level = <3>;
123 124 125
		};
	};

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154
	thermal-zones {
		cpu_thermal {
			/* milliseconds */
			polling-delay-passive = <250>;
			polling-delay = <1000>;
			thermal-sensors = <&rtp>;

			cooling-maps {
				map0 {
					trip = <&cpu_alert0>;
					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
				};
			};

			trips {
				cpu_alert0: cpu_alert0 {
					/* milliCelsius */
					temperature = <850000>;
					hysteresis = <2000>;
					type = "passive";
				};

				cpu_crit: cpu_crit {
					/* milliCelsius */
					temperature = <100000>;
					hysteresis = <2000>;
					type = "critical";
				};
			};
155 156 157
		};
	};

158 159 160
	memory {
		reg = <0x40000000 0x80000000>;
	};
161

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
	clocks {
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		/*
		 * This is a dummy clock, to be used as placeholder on
		 * other mux clocks when a specific parent clock is not
		 * yet implemented. It should be dropped when the driver
		 * is complete.
		 */
		dummy: dummy {
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <0>;
		};

179
		osc24M: clk@01c20050 {
180
			#clock-cells = <0>;
181
			compatible = "allwinner,sun4i-a10-osc-clk";
182
			reg = <0x01c20050 0x4>;
183
			clock-frequency = <24000000>;
184
			clock-output-names = "osc24M";
185 186
		};

187 188 189 190 191 192 193 194 195
		osc3M: osc3M_clk {
			compatible = "fixed-factor-clock";
			#clock-cells = <0>;
			clock-div = <8>;
			clock-mult = <1>;
			clocks = <&osc24M>;
			clock-output-names = "osc3M";
		};

196
		osc32k: clk@0 {
197 198 199
			#clock-cells = <0>;
			compatible = "fixed-clock";
			clock-frequency = <32768>;
200
			clock-output-names = "osc32k";
201 202
		};

203
		pll1: clk@01c20000 {
204
			#clock-cells = <0>;
205
			compatible = "allwinner,sun4i-a10-pll1-clk";
206 207
			reg = <0x01c20000 0x4>;
			clocks = <&osc24M>;
208
			clock-output-names = "pll1";
209 210
		};

Maxime Ripard's avatar
Maxime Ripard committed
211 212 213 214 215 216 217 218 219
		pll2: clk@01c20008 {
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-pll2-clk";
			reg = <0x01c20008 0x8>;
			clocks = <&osc24M>;
			clock-output-names = "pll2-1x", "pll2-2x",
					     "pll2-4x", "pll2-8x";
		};

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
		pll3: clk@01c20010 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-pll3-clk";
			reg = <0x01c20010 0x4>;
			clocks = <&osc3M>;
			clock-output-names = "pll3";
		};

		pll3x2: pll3x2_clk {
			compatible = "fixed-factor-clock";
			#clock-cells = <0>;
			clock-div = <1>;
			clock-mult = <2>;
			clocks = <&pll3>;
			clock-output-names = "pll3-2x";
		};

237
		pll4: clk@01c20018 {
Emilio López's avatar
Emilio López committed
238
			#clock-cells = <0>;
239
			compatible = "allwinner,sun4i-a10-pll1-clk";
Emilio López's avatar
Emilio López committed
240 241
			reg = <0x01c20018 0x4>;
			clocks = <&osc24M>;
242
			clock-output-names = "pll4";
Emilio López's avatar
Emilio López committed
243 244
		};

245
		pll5: clk@01c20020 {
246
			#clock-cells = <1>;
247
			compatible = "allwinner,sun4i-a10-pll5-clk";
248 249 250 251 252
			reg = <0x01c20020 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll5_ddr", "pll5_other";
		};

253
		pll6: clk@01c20028 {
254
			#clock-cells = <1>;
255
			compatible = "allwinner,sun4i-a10-pll6-clk";
256 257 258 259 260
			reg = <0x01c20028 0x4>;
			clocks = <&osc24M>;
			clock-output-names = "pll6_sata", "pll6_other", "pll6";
		};

261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
		pll7: clk@01c20030 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-pll3-clk";
			reg = <0x01c20030 0x4>;
			clocks = <&osc3M>;
			clock-output-names = "pll7";
		};

		pll7x2: pll7x2_clk {
			compatible = "fixed-factor-clock";
			#clock-cells = <0>;
			clock-div = <1>;
			clock-mult = <2>;
			clocks = <&pll7>;
			clock-output-names = "pll7-2x";
		};

278 279 280
		/* dummy is 200M */
		cpu: cpu@01c20054 {
			#clock-cells = <0>;
281
			compatible = "allwinner,sun4i-a10-cpu-clk";
282 283
			reg = <0x01c20054 0x4>;
			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
284
			clock-output-names = "cpu";
285 286 287 288
		};

		axi: axi@01c20054 {
			#clock-cells = <0>;
289
			compatible = "allwinner,sun4i-a10-axi-clk";
290 291
			reg = <0x01c20054 0x4>;
			clocks = <&cpu>;
292
			clock-output-names = "axi";
293 294
		};

295
		axi_gates: clk@01c2005c {
296
			#clock-cells = <1>;
297
			compatible = "allwinner,sun4i-a10-axi-gates-clk";
298 299
			reg = <0x01c2005c 0x4>;
			clocks = <&axi>;
300
			clock-indices = <0>;
301 302 303 304 305
			clock-output-names = "axi_dram";
		};

		ahb: ahb@01c20054 {
			#clock-cells = <0>;
306
			compatible = "allwinner,sun4i-a10-ahb-clk";
307 308
			reg = <0x01c20054 0x4>;
			clocks = <&axi>;
309
			clock-output-names = "ahb";
310 311
		};

312
		ahb_gates: clk@01c20060 {
313
			#clock-cells = <1>;
314
			compatible = "allwinner,sun4i-a10-ahb-gates-clk";
315 316
			reg = <0x01c20060 0x8>;
			clocks = <&ahb>;
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
			clock-indices = <0>, <1>,
					<2>, <3>,
					<4>, <5>, <6>,
					<7>, <8>, <9>,
					<10>, <11>, <12>,
					<13>, <14>, <16>,
					<17>, <18>, <20>,
					<21>, <22>, <23>,
					<24>, <25>, <26>,
					<32>, <33>, <34>,
					<35>, <36>, <37>,
					<40>, <41>, <43>,
					<44>, <45>,
					<46>, <47>,
					<50>, <52>;
332
			clock-output-names = "ahb_usb0", "ahb_ehci0",
333 334 335 336 337 338 339 340 341 342 343 344 345 346
					     "ahb_ohci0", "ahb_ehci1",
					     "ahb_ohci1", "ahb_ss", "ahb_dma",
					     "ahb_bist", "ahb_mmc0", "ahb_mmc1",
					     "ahb_mmc2", "ahb_mmc3", "ahb_ms",
					     "ahb_nand", "ahb_sdram", "ahb_ace",
					     "ahb_emac", "ahb_ts", "ahb_spi0",
					     "ahb_spi1", "ahb_spi2", "ahb_spi3",
					     "ahb_pata", "ahb_sata", "ahb_gps",
					     "ahb_ve", "ahb_tvd", "ahb_tve0",
					     "ahb_tve1", "ahb_lcd0", "ahb_lcd1",
					     "ahb_csi0", "ahb_csi1", "ahb_hdmi",
					     "ahb_de_be0", "ahb_de_be1",
					     "ahb_de_fe0", "ahb_de_fe1",
					     "ahb_mp", "ahb_mali400";
347 348 349 350
		};

		apb0: apb0@01c20054 {
			#clock-cells = <0>;
351
			compatible = "allwinner,sun4i-a10-apb0-clk";
352 353
			reg = <0x01c20054 0x4>;
			clocks = <&ahb>;
354
			clock-output-names = "apb0";
355 356
		};

357
		apb0_gates: clk@01c20068 {
358
			#clock-cells = <1>;
359
			compatible = "allwinner,sun4i-a10-apb0-gates-clk";
360 361
			reg = <0x01c20068 0x4>;
			clocks = <&apb0>;
362 363 364 365
			clock-indices = <0>, <1>,
					<2>, <3>,
					<5>, <6>,
					<7>, <10>;
366
			clock-output-names = "apb0_codec", "apb0_spdif",
367 368 369
					     "apb0_ac97", "apb0_iis",
					     "apb0_pio", "apb0_ir0",
					     "apb0_ir1", "apb0_keypad";
370 371
		};

372
		apb1: clk@01c20058 {
373
			#clock-cells = <0>;
374
			compatible = "allwinner,sun4i-a10-apb1-clk";
375
			reg = <0x01c20058 0x4>;
376
			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
377
			clock-output-names = "apb1";
378 379
		};

380
		apb1_gates: clk@01c2006c {
381
			#clock-cells = <1>;
382
			compatible = "allwinner,sun4i-a10-apb1-gates-clk";
383 384
			reg = <0x01c2006c 0x4>;
			clocks = <&apb1>;
385 386 387 388 389 390 391 392
			clock-indices = <0>, <1>,
					<2>, <4>,
					<5>, <6>,
					<7>, <16>,
					<17>, <18>,
					<19>, <20>,
					<21>, <22>,
					<23>;
393
			clock-output-names = "apb1_i2c0", "apb1_i2c1",
394 395 396 397 398 399 400
					     "apb1_i2c2", "apb1_can",
					     "apb1_scr", "apb1_ps20",
					     "apb1_ps21", "apb1_uart0",
					     "apb1_uart1", "apb1_uart2",
					     "apb1_uart3", "apb1_uart4",
					     "apb1_uart5", "apb1_uart6",
					     "apb1_uart7";
401
		};
Emilio López's avatar
Emilio López committed
402 403 404

		nand_clk: clk@01c20080 {
			#clock-cells = <0>;
405
			compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López's avatar
Emilio López committed
406 407 408 409 410 411 412
			reg = <0x01c20080 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "nand";
		};

		ms_clk: clk@01c20084 {
			#clock-cells = <0>;
413
			compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López's avatar
Emilio López committed
414 415 416 417 418 419
			reg = <0x01c20084 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ms";
		};

		mmc0_clk: clk@01c20088 {
420 421
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
Emilio López's avatar
Emilio López committed
422 423
			reg = <0x01c20088 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
424 425 426
			clock-output-names = "mmc0",
					     "mmc0_output",
					     "mmc0_sample";
Emilio López's avatar
Emilio López committed
427 428 429
		};

		mmc1_clk: clk@01c2008c {
430 431
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
Emilio López's avatar
Emilio López committed
432 433
			reg = <0x01c2008c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
434 435 436
			clock-output-names = "mmc1",
					     "mmc1_output",
					     "mmc1_sample";
Emilio López's avatar
Emilio López committed
437 438 439
		};

		mmc2_clk: clk@01c20090 {
440 441
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
Emilio López's avatar
Emilio López committed
442 443
			reg = <0x01c20090 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
444 445 446
			clock-output-names = "mmc2",
					     "mmc2_output",
					     "mmc2_sample";
Emilio López's avatar
Emilio López committed
447 448 449
		};

		mmc3_clk: clk@01c20094 {
450 451
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-mmc-clk";
Emilio López's avatar
Emilio López committed
452 453
			reg = <0x01c20094 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
454 455 456
			clock-output-names = "mmc3",
					     "mmc3_output",
					     "mmc3_sample";
Emilio López's avatar
Emilio López committed
457 458 459 460
		};

		ts_clk: clk@01c20098 {
			#clock-cells = <0>;
461
			compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López's avatar
Emilio López committed
462 463 464 465 466 467 468
			reg = <0x01c20098 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ts";
		};

		ss_clk: clk@01c2009c {
			#clock-cells = <0>;
469
			compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López's avatar
Emilio López committed
470 471 472 473 474 475 476
			reg = <0x01c2009c 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ss";
		};

		spi0_clk: clk@01c200a0 {
			#clock-cells = <0>;
477
			compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López's avatar
Emilio López committed
478 479 480 481 482 483 484
			reg = <0x01c200a0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi0";
		};

		spi1_clk: clk@01c200a4 {
			#clock-cells = <0>;
485
			compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López's avatar
Emilio López committed
486 487 488 489 490 491 492
			reg = <0x01c200a4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi1";
		};

		spi2_clk: clk@01c200a8 {
			#clock-cells = <0>;
493
			compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López's avatar
Emilio López committed
494 495 496 497 498 499 500
			reg = <0x01c200a8 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi2";
		};

		pata_clk: clk@01c200ac {
			#clock-cells = <0>;
501
			compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López's avatar
Emilio López committed
502 503 504 505 506 507 508
			reg = <0x01c200ac 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "pata";
		};

		ir0_clk: clk@01c200b0 {
			#clock-cells = <0>;
509
			compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López's avatar
Emilio López committed
510 511 512 513 514 515 516
			reg = <0x01c200b0 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir0";
		};

		ir1_clk: clk@01c200b4 {
			#clock-cells = <0>;
517
			compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López's avatar
Emilio López committed
518 519 520 521 522
			reg = <0x01c200b4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "ir1";
		};

523 524 525 526 527 528 529 530 531 532 533
		spdif_clk: clk@01c200c0 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-mod1-clk";
			reg = <0x01c200c0 0x4>;
			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
				 <&pll2 SUN4I_A10_PLL2_4X>,
				 <&pll2 SUN4I_A10_PLL2_2X>,
				 <&pll2 SUN4I_A10_PLL2_1X>;
			clock-output-names = "spdif";
		};

534 535
		usb_clk: clk@01c200cc {
			#clock-cells = <1>;
536
			#reset-cells = <1>;
537 538 539
			compatible = "allwinner,sun4i-a10-usb-clk";
			reg = <0x01c200cc 0x4>;
			clocks = <&pll6 1>;
540 541
			clock-output-names = "usb_ohci0", "usb_ohci1",
					     "usb_phy";
542 543
		};

Emilio López's avatar
Emilio López committed
544 545
		spi3_clk: clk@01c200d4 {
			#clock-cells = <0>;
546
			compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López's avatar
Emilio López committed
547 548 549 550
			reg = <0x01c200d4 0x4>;
			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
			clock-output-names = "spi3";
		};
551

552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
		dram_gates: clk@01c20100 {
			#clock-cells = <1>;
			compatible = "allwinner,sun4i-a10-dram-gates-clk";
			reg = <0x01c20100 0x4>;
			clocks = <&pll5 0>;
			clock-indices = <0>,
					<1>, <2>,
					<3>,
					<4>,
					<5>, <6>,
					<15>,
					<24>, <25>,
					<26>, <27>,
					<28>, <29>;
			clock-output-names = "dram_ve",
					     "dram_csi0", "dram_csi1",
					     "dram_ts",
					     "dram_tvd",
					     "dram_tve0", "dram_tve1",
					     "dram_output",
					     "dram_de_fe1", "dram_de_fe0",
					     "dram_de_be0", "dram_de_be1",
					     "dram_de_mp", "dram_ace";
		};

577 578 579 580 581 582 583 584 585
		ve_clk: clk@01c2013c {
			#clock-cells = <0>;
			#reset-cells = <0>;
			compatible = "allwinner,sun4i-a10-ve-clk";
			reg = <0x01c2013c 0x4>;
			clocks = <&pll4>;
			clock-output-names = "ve";
		};

586 587 588 589 590 591 592
		codec_clk: clk@01c20140 {
			#clock-cells = <0>;
			compatible = "allwinner,sun4i-a10-codec-clk";
			reg = <0x01c20140 0x4>;
			clocks = <&pll2 SUN4I_A10_PLL2_1X>;
			clock-output-names = "codec";
		};
593 594
	};

595
	soc@01c00000 {
596 597 598 599 600
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
		sram-controller@01c00000 {
			compatible = "allwinner,sun4i-a10-sram-controller";
			reg = <0x01c00000 0x30>;
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			sram_a: sram@00000000 {
				compatible = "mmio-sram";
				reg = <0x00000000 0xc000>;
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x00000000 0xc000>;

				emac_sram: sram-section@8000 {
					compatible = "allwinner,sun4i-a10-sram-a3-a4";
					reg = <0x8000 0x4000>;
					status = "disabled";
				};
			};

			sram_d: sram@00010000 {
				compatible = "mmio-sram";
				reg = <0x00010000 0x1000>;
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x00010000 0x1000>;

				otg_sram: sram-section@0000 {
					compatible = "allwinner,sun4i-a10-sram-d";
					reg = <0x0000 0x1000>;
					status = "disabled";
				};
			};
		};

637 638 639 640 641 642 643 644
		dma: dma-controller@01c02000 {
			compatible = "allwinner,sun4i-a10-dma";
			reg = <0x01c02000 0x1000>;
			interrupts = <27>;
			clocks = <&ahb_gates 6>;
			#dma-cells = <2>;
		};

645 646 647 648 649 650
		spi0: spi@01c05000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c05000 0x1000>;
			interrupts = <10>;
			clocks = <&ahb_gates 20>, <&spi0_clk>;
			clock-names = "ahb", "mod";
651 652
			dmas = <&dma SUN4I_DMA_DEDICATED 27>,
			       <&dma SUN4I_DMA_DEDICATED 26>;
653
			dma-names = "rx", "tx";
654 655 656 657 658 659 660 661 662 663 664
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		spi1: spi@01c06000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c06000 0x1000>;
			interrupts = <11>;
			clocks = <&ahb_gates 21>, <&spi1_clk>;
			clock-names = "ahb", "mod";
665 666
			dmas = <&dma SUN4I_DMA_DEDICATED 9>,
			       <&dma SUN4I_DMA_DEDICATED 8>;
667
			dma-names = "rx", "tx";
668 669 670 671 672
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

673
		emac: ethernet@01c0b000 {
674
			compatible = "allwinner,sun4i-a10-emac";
675 676 677
			reg = <0x01c0b000 0x1000>;
			interrupts = <55>;
			clocks = <&ahb_gates 17>;
678
			allwinner,sram = <&emac_sram 1>;
679 680 681
			status = "disabled";
		};

682
		mdio: mdio@01c0b080 {
683
			compatible = "allwinner,sun4i-a10-mdio";
684 685 686 687 688 689
			reg = <0x01c0b080 0x14>;
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

690 691 692
		mmc0: mmc@01c0f000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c0f000 0x1000>;
693 694 695 696 697 698 699 700
			clocks = <&ahb_gates 8>,
				 <&mmc0_clk 0>,
				 <&mmc0_clk 1>,
				 <&mmc0_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
701 702
			interrupts = <32>;
			status = "disabled";
703 704
			#address-cells = <1>;
			#size-cells = <0>;
705 706 707 708 709
		};

		mmc1: mmc@01c10000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c10000 0x1000>;
710 711 712 713 714 715 716 717
			clocks = <&ahb_gates 9>,
				 <&mmc1_clk 0>,
				 <&mmc1_clk 1>,
				 <&mmc1_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
718 719
			interrupts = <33>;
			status = "disabled";
720 721
			#address-cells = <1>;
			#size-cells = <0>;
722 723 724 725 726
		};

		mmc2: mmc@01c11000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c11000 0x1000>;
727 728 729 730 731 732 733 734
			clocks = <&ahb_gates 10>,
				 <&mmc2_clk 0>,
				 <&mmc2_clk 1>,
				 <&mmc2_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
735 736
			interrupts = <34>;
			status = "disabled";
737 738
			#address-cells = <1>;
			#size-cells = <0>;
739 740 741 742 743
		};

		mmc3: mmc@01c12000 {
			compatible = "allwinner,sun4i-a10-mmc";
			reg = <0x01c12000 0x1000>;
744 745 746 747 748 749 750 751
			clocks = <&ahb_gates 11>,
				 <&mmc3_clk 0>,
				 <&mmc3_clk 1>,
				 <&mmc3_clk 2>;
			clock-names = "ahb",
				      "mmc",
				      "output",
				      "sample";
752 753
			interrupts = <35>;
			status = "disabled";
754 755
			#address-cells = <1>;
			#size-cells = <0>;
756 757
		};

758 759 760 761 762 763 764 765 766 767 768 769 770
		usb_otg: usb@01c13000 {
			compatible = "allwinner,sun4i-a10-musb";
			reg = <0x01c13000 0x0400>;
			clocks = <&ahb_gates 0>;
			interrupts = <38>;
			interrupt-names = "mc";
			phys = <&usbphy 0>;
			phy-names = "usb";
			extcon = <&usbphy 0>;
			allwinner,sram = <&otg_sram 1>;
			status = "disabled";
		};

771 772 773 774 775 776 777
		usbphy: phy@01c13400 {
			#phy-cells = <1>;
			compatible = "allwinner,sun4i-a10-usb-phy";
			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
			reg-names = "phy_ctrl", "pmu1", "pmu2";
			clocks = <&usb_clk 8>;
			clock-names = "usb_phy";
778 779
			resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
			reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
			status = "disabled";
		};

		ehci0: usb@01c14000 {
			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
			reg = <0x01c14000 0x100>;
			interrupts = <39>;
			clocks = <&ahb_gates 1>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci0: usb@01c14400 {
			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
			reg = <0x01c14400 0x100>;
			interrupts = <64>;
			clocks = <&usb_clk 6>, <&ahb_gates 2>;
			phys = <&usbphy 1>;
			phy-names = "usb";
			status = "disabled";
		};

803 804 805 806 807 808 809 810
		crypto: crypto-engine@01c15000 {
			compatible = "allwinner,sun4i-a10-crypto";
			reg = <0x01c15000 0x1000>;
			interrupts = <86>;
			clocks = <&ahb_gates 5>, <&ss_clk>;
			clock-names = "ahb", "mod";
		};

811 812 813 814 815 816
		spi2: spi@01c17000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c17000 0x1000>;
			interrupts = <12>;
			clocks = <&ahb_gates 22>, <&spi2_clk>;
			clock-names = "ahb", "mod";
817 818
			dmas = <&dma SUN4I_DMA_DEDICATED 29>,
			       <&dma SUN4I_DMA_DEDICATED 28>;
819
			dma-names = "rx", "tx";
820 821 822 823 824
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

825 826 827 828 829 830 831 832
		ahci: sata@01c18000 {
			compatible = "allwinner,sun4i-a10-ahci";
			reg = <0x01c18000 0x1000>;
			interrupts = <56>;
			clocks = <&pll6 0>, <&ahb_gates 25>;
			status = "disabled";
		};

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
		ehci1: usb@01c1c000 {
			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
			reg = <0x01c1c000 0x100>;
			interrupts = <40>;
			clocks = <&ahb_gates 3>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

		ohci1: usb@01c1c400 {
			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
			reg = <0x01c1c400 0x100>;
			interrupts = <65>;
			clocks = <&usb_clk 7>, <&ahb_gates 4>;
			phys = <&usbphy 2>;
			phy-names = "usb";
			status = "disabled";
		};

853 854 855 856 857 858
		spi3: spi@01c1f000 {
			compatible = "allwinner,sun4i-a10-spi";
			reg = <0x01c1f000 0x1000>;
			interrupts = <50>;
			clocks = <&ahb_gates 23>, <&spi3_clk>;
			clock-names = "ahb", "mod";
859 860
			dmas = <&dma SUN4I_DMA_DEDICATED 31>,
			       <&dma SUN4I_DMA_DEDICATED 30>;
861
			dma-names = "rx", "tx";
862 863 864 865 866
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

867
		intc: interrupt-controller@01c20400 {
868
			compatible = "allwinner,sun4i-a10-ic";
869 870 871 872 873
			reg = <0x01c20400 0x400>;
			interrupt-controller;
			#interrupt-cells = <1>;
		};

874
		pio: pinctrl@01c20800 {
875 876
			compatible = "allwinner,sun4i-a10-pinctrl";
			reg = <0x01c20800 0x400>;
877
			interrupts = <28>;
878
			clocks = <&apb0_gates 5>;
879
			gpio-controller;
880
			interrupt-controller;
881
			#interrupt-cells = <3>;
882
			#gpio-cells = <3>;
883

884 885 886
			pwm0_pins_a: pwm0@0 {
				allwinner,pins = "PB2";
				allwinner,function = "pwm";
887 888
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
889 890 891 892 893
			};

			pwm1_pins_a: pwm1@0 {
				allwinner,pins = "PI3";
				allwinner,function = "pwm";
894 895
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
896 897
			};

898 899 900
			uart0_pins_a: uart0@0 {
				allwinner,pins = "PB22", "PB23";
				allwinner,function = "uart0";
901 902
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
903 904 905 906 907
			};

			uart0_pins_b: uart0@1 {
				allwinner,pins = "PF2", "PF4";
				allwinner,function = "uart0";
908 909
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
910 911 912 913 914
			};

			uart1_pins_a: uart1@0 {
				allwinner,pins = "PA10", "PA11";
				allwinner,function = "uart1";
915 916
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
917
			};
918 919 920 921

			i2c0_pins_a: i2c0@0 {
				allwinner,pins = "PB0", "PB1";
				allwinner,function = "i2c0";
922 923
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
924 925 926 927 928
			};

			i2c1_pins_a: i2c1@0 {
				allwinner,pins = "PB18", "PB19";
				allwinner,function = "i2c1";
929 930
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
931 932 933 934 935
			};

			i2c2_pins_a: i2c2@0 {
				allwinner,pins = "PB20", "PB21";
				allwinner,function = "i2c2";
936 937
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
938
			};
939

940 941 942 943 944 945 946
			emac_pins_a: emac0@0 {
				allwinner,pins = "PA0", "PA1", "PA2",
						"PA3", "PA4", "PA5", "PA6",
						"PA7", "PA8", "PA9", "PA10",
						"PA11", "PA12", "PA13", "PA14",
						"PA15", "PA16";
				allwinner,function = "emac";
947 948
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
949
			};
950 951

			mmc0_pins_a: mmc0@0 {
952 953
				allwinner,pins = "PF0", "PF1", "PF2",
						 "PF3", "PF4", "PF5";
954
				allwinner,function = "mmc0";
955 956
				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
957 958 959 960 961
			};

			mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
				allwinner,pins = "PH1";
				allwinner,function = "gpio_in";
962 963
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
964
			};
965

966 967
			ir0_rx_pins_a: ir0@0 {
				allwinner,pins = "PB4";
968
				allwinner,function = "ir0";
969 970
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
971 972
			};

973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
			ir0_tx_pins_a: ir0@1 {
				allwinner,pins = "PB3";
				allwinner,function = "ir0";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			ir1_rx_pins_a: ir1@0 {
				allwinner,pins = "PB23";
				allwinner,function = "ir1";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			ir1_tx_pins_a: ir1@1 {
				allwinner,pins = "PB22";
989
				allwinner,function = "ir1";
990 991
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
992
			};
993 994

			spi0_pins_a: spi0@0 {
995 996 997 998 999 1000 1001 1002
				allwinner,pins = "PI11", "PI12", "PI13";
				allwinner,function = "spi0";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			spi0_cs0_pins_a: spi0_cs0@0 {
				allwinner,pins = "PI10";
1003
				allwinner,function = "spi0";
1004 1005
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1006 1007 1008
			};

			spi1_pins_a: spi1@0 {
1009 1010 1011 1012 1013 1014 1015 1016
				allwinner,pins = "PI17", "PI18", "PI19";
				allwinner,function = "spi1";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			spi1_cs0_pins_a: spi1_cs0@0 {
				allwinner,pins = "PI16";
1017
				allwinner,function = "spi1";
1018 1019
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1020 1021 1022
			};

			spi2_pins_a: spi2@0 {
1023
				allwinner,pins = "PC20", "PC21", "PC22";
1024
				allwinner,function = "spi2";
1025 1026
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1027 1028 1029
			};

			spi2_pins_b: spi2@1 {
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
				allwinner,pins = "PB15", "PB16", "PB17";
				allwinner,function = "spi2";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			spi2_cs0_pins_a: spi2_cs0@0 {
				allwinner,pins = "PC19";
				allwinner,function = "spi2";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			spi2_cs0_pins_b: spi2_cs0@1 {
				allwinner,pins = "PB14";
1045
				allwinner,function = "spi2";
1046 1047
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1048
			};
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061

			ps20_pins_a: ps20@0 {
				allwinner,pins = "PI20", "PI21";
				allwinner,function = "ps2";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
			};

			ps21_pins_a: ps21@0 {
				allwinner,pins = "PH12", "PH13";
				allwinner,function = "ps2";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1062
			};
1063 1064 1065 1066 1067 1068 1069

			spdif_tx_pins_a: spdif@0 {
				allwinner,pins = "PB13";
				allwinner,function = "spdif";
				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
			};
1070
		};
1071

1072
		timer@01c20c00 {
1073
			compatible = "allwinner,sun4i-a10-timer";
1074 1075 1076 1077 1078 1079
			reg = <0x01c20c00 0x90>;
			interrupts = <22>;
			clocks = <&osc24M>;
		};

		wdt: watchdog@01c20c90 {
1080
			compatible = "allwinner,sun4i-a10-wdt";
1081 1082 1083
			reg = <0x01c20c90 0x10>;
		};

1084
		rtc: rtc@01c20d00 {
1085
			compatible = "allwinner,sun4i-a10-rtc";
1086 1087 1088 1089
			reg = <0x01c20d00 0x20>;
			interrupts = <24>;
		};

1090 1091 1092 1093 1094 1095 1096 1097
		pwm: pwm@01c20e00 {
			compatible = "allwinner,sun4i-a10-pwm";
			reg = <0x01c20e00 0xc>;
			clocks = <&osc24M>;
			#pwm-cells = <3>;
			status = "disabled";
		};

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
		spdif: spdif@01c21000 {
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun4i-a10-spdif";
			reg = <0x01c21000 0x400>;
			interrupts = <13>;
			clocks = <&apb0_gates 1>, <&spdif_clk>;
			clock-names = "apb", "spdif";
			dmas = <&dma SUN4I_DMA_NORMAL 2>,
			       <&dma SUN4I_DMA_NORMAL 2>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
		ir0: ir@01c21800 {
			compatible = "allwinner,sun4i-a10-ir";
			clocks = <&apb0_gates 6>, <&ir0_clk>;
			clock-names = "apb", "ir";
			interrupts = <5>;
			reg = <0x01c21800 0x40>;
			status = "disabled";
		};

		ir1: ir@01c21c00 {
			compatible = "allwinner,sun4i-a10-ir";
			clocks = <&apb0_gates 7>, <&ir1_clk>;
			clock-names = "apb", "ir";
			interrupts = <6>;
			reg = <0x01c21c00 0x40>;
			status = "disabled";
		};

1129 1130 1131 1132 1133 1134 1135
		lradc: lradc@01c22800 {
			compatible = "allwinner,sun4i-a10-lradc-keys";
			reg = <0x01c22800 0x100>;
			interrupts = <31>;
			status = "disabled";
		};

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
		codec: codec@01c22c00 {
			#sound-dai-cells = <0>;
			compatible = "allwinner,sun4i-a10-codec";
			reg = <0x01c22c00 0x40>;
			interrupts = <30>;
			clocks = <&apb0_gates 0>, <&codec_clk>;
			clock-names = "apb", "codec";
			dmas = <&dma SUN4I_DMA_NORMAL 19>,
			       <&dma SUN4I_DMA_NORMAL 19>;
			dma-names = "rx", "tx";
			status = "disabled";
		};

1149
		sid: eeprom@01c23800 {
1150
			compatible = "allwinner,sun4i-a10-sid";
1151 1152 1153
			reg = <0x01c23800 0x10>;
		};

1154
		rtp: rtp@01c25000 {
1155
			compatible = "allwinner,sun4i-a10-ts";
1156 1157
			reg = <0x01c25000 0x100>;
			interrupts = <29>;
1158
			#thermal-sensor-cells = <0>;
1159 1160
		};

1161 1162 1163 1164 1165 1166
		uart0: serial@01c28000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28000 0x400>;
			interrupts = <1>;
			reg-shift = <2>;
			reg-io-width = <4>;
1167
			clocks = <&apb1_gates 16>;
1168 1169
			status = "disabled";
		};
1170

1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
		uart1: serial@01c28400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28400 0x400>;
			interrupts = <2>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 17>;
			status = "disabled";
		};

1181 1182 1183 1184 1185 1186
		uart2: serial@01c28800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28800 0x400>;
			interrupts = <3>;
			reg-shift = <2>;
			reg-io-width = <4>;
1187
			clocks = <&apb1_gates 18>;
1188 1189 1190
			status = "disabled";
		};

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
		uart3: serial@01c28c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c28c00 0x400>;
			interrupts = <4>;
			reg-shift = <2>;
			reg-io-width = <4>;
			clocks = <&apb1_gates 19>;
			status = "disabled";
		};

1201 1202 1203 1204 1205 1206
		uart4: serial@01c29000 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29000 0x400>;
			interrupts = <17>;
			reg-shift = <2>;
			reg-io-width = <4>;
1207
			clocks = <&apb1_gates 20>;
1208 1209 1210 1211 1212 1213 1214 1215 1216
			status = "disabled";
		};

		uart5: serial@01c29400 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29400 0x400>;
			interrupts = <18>;
			reg-shift = <2>;
			reg-io-width = <4>;
1217
			clocks = <&apb1_gates 21>;
1218 1219 1220 1221 1222 1223 1224 1225 1226
			status = "disabled";
		};

		uart6: serial@01c29800 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29800 0x400>;
			interrupts = <19>;
			reg-shift = <2>;
			reg-io-width = <4>;
1227
			clocks = <&apb1_gates 22>;
1228 1229 1230 1231 1232 1233 1234 1235 1236
			status = "disabled";
		};

		uart7: serial@01c29c00 {
			compatible = "snps,dw-apb-uart";
			reg = <0x01c29c00 0x400>;
			interrupts = <20>;
			reg-shift = <2>;
			reg-io-width = <4>;
1237
			clocks = <&apb1_gates 23>;
1238 1239
			status = "disabled";
		};
1240 1241

		i2c0: i2c@01c2ac00 {
1242
			compatible = "allwinner,sun4i-a10-i2c";
1243 1244 1245 1246
			reg = <0x01c2ac00 0x400>;
			interrupts = <7>;
			clocks = <&apb1_gates 0>;
			status = "disabled";
1247 1248
			#address-cells = <1>;
			#size-cells = <0>;
1249 1250 1251
		};

		i2c1: i2c@01c2b000 {
1252
			compatible = "allwinner,sun4i-a10-i2c";
1253 1254 1255 1256
			reg = <0x01c2b000 0x400>;
			interrupts = <8>;
			clocks = <&apb1_gates 1>;
			status = "disabled";
1257 1258
			#address-cells = <1>;
			#size-cells = <0>;
1259 1260 1261
		};

		i2c2: i2c@01c2b400 {
1262
			compatible = "allwinner,sun4i-a10-i2c";
1263 1264 1265 1266
			reg = <0x01c2b400 0x400>;
			interrupts = <9>;
			clocks = <&apb1_gates 2>;
			status = "disabled";
1267 1268
			#address-cells = <1>;
			#size-cells = <0>;
1269
		};
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285

		ps20: ps2@01c2a000 {
			compatible = "allwinner,sun4i-a10-ps2";
			reg = <0x01c2a000 0x400>;
			interrupts = <62>;
			clocks = <&apb1_gates 6>;
			status = "disabled";
		};

		ps21: ps2@01c2a400 {
			compatible = "allwinner,sun4i-a10-ps2";
			reg = <0x01c2a400 0x400>;
			interrupts = <63>;
			clocks = <&apb1_gates 7>;
			status = "disabled";
		};
1286
	};
1287
};