• Samuel Holland's avatar
    PM / devfreq: Add a driver for the sun8i/sun50i MBUS · 8bfd4858
    Samuel Holland authored
    This driver works by adjusting the divider on the DRAM controller's
    module clock. Thus there is no fixed set of OPPs, only "full speed" down
    to "quarter speed" (or whatever the maximum divider is on that variant).
    
    It makes use of the MDFS hardware in the MBUS, in "DFS" mode, which
    takes care of updating registers during the critical section while DRAM
    is inaccessible.
    
    This driver should support several sunxi SoCs, starting with the A33,
    which have a DesignWare DDR3 controller with merged PHY register space
    and the matching MBUS register layout (so not A63 or later). However,
    the driver has only been tested on the A64/H5, so those are the only
    compatibles enabled for now.
    Acked-by: default avatarChanwoo Choi <cw00.choi@samsung.com>
    Signed-off-by: default avatarSamuel Holland <samuel@sholland.org>
    Signed-off-by: default avatarChanwoo Choi <cw00.choi@samsung.com>
    8bfd4858
sun8i-a33-mbus.c 14.5 KB