Commit 0d147db0 authored by Russell King's avatar Russell King

ARM: entry: data abort: avoid using r2 in abort helpers

This allows us to pass the pt_regs pointer in to these functions
ready for tail-calling the abort handler.
Signed-off-by: default avatarRussell King <rmk+kernel@arm.linux.org.uk>
parent 3e287bec
...@@ -25,7 +25,7 @@ ENTRY(v5t_early_abort) ...@@ -25,7 +25,7 @@ ENTRY(v5t_early_abort)
do_thumb_abort fsr=r1, pc=r4, psr=r5, tmp=r3 do_thumb_abort fsr=r1, pc=r4, psr=r5, tmp=r3
ldreq r3, [r4] @ read aborted ARM instruction ldreq r3, [r4] @ read aborted ARM instruction
bic r1, r1, #1 << 11 @ clear bits 11 of FSR bic r1, r1, #1 << 11 @ clear bits 11 of FSR
do_ldrd_abort tmp=r2, insn=r3 do_ldrd_abort tmp=ip, insn=r3
tst r3, #1 << 20 @ check write tst r3, #1 << 20 @ check write
orreq r1, r1, #1 << 11 orreq r1, r1, #1 << 11
mov pc, lr mov pc, lr
...@@ -27,7 +27,7 @@ ENTRY(v5tj_early_abort) ...@@ -27,7 +27,7 @@ ENTRY(v5tj_early_abort)
movne pc, lr movne pc, lr
do_thumb_abort fsr=r1, pc=r4, psr=r5, tmp=r3 do_thumb_abort fsr=r1, pc=r4, psr=r5, tmp=r3
ldreq r3, [r4] @ read aborted ARM instruction ldreq r3, [r4] @ read aborted ARM instruction
do_ldrd_abort tmp=r2, insn=r3 do_ldrd_abort tmp=ip, insn=r3
tst r3, #1 << 20 @ L = 0 -> write tst r3, #1 << 20 @ L = 0 -> write
orreq r1, r1, #1 << 11 @ yes. orreq r1, r1, #1 << 11 @ yes.
mov pc, lr mov pc, lr
...@@ -40,7 +40,7 @@ ENTRY(v6_early_abort) ...@@ -40,7 +40,7 @@ ENTRY(v6_early_abort)
#ifdef CONFIG_CPU_ENDIAN_BE8 #ifdef CONFIG_CPU_ENDIAN_BE8
reveq r3, r3 reveq r3, r3
#endif #endif
do_ldrd_abort tmp=r2, insn=r3 do_ldrd_abort tmp=ip, insn=r3
tst r3, #1 << 20 @ L = 0 -> write tst r3, #1 << 20 @ L = 0 -> write
orreq r1, r1, #1 << 11 @ yes. orreq r1, r1, #1 << 11 @ yes.
mov pc, lr mov pc, lr
...@@ -41,13 +41,13 @@ ENTRY(v7_early_abort) ...@@ -41,13 +41,13 @@ ENTRY(v7_early_abort)
mcr p15, 0, r0, c7, c8, 0 @ Retranslate FAR mcr p15, 0, r0, c7, c8, 0 @ Retranslate FAR
isb isb
mrc p15, 0, r2, c7, c4, 0 @ Read the PAR mrc p15, 0, ip, c7, c4, 0 @ Read the PAR
and r3, r2, #0x7b @ On translation fault and r3, ip, #0x7b @ On translation fault
cmp r3, #0x0b cmp r3, #0x0b
movne pc, lr movne pc, lr
bic r1, r1, #0xf @ Fix up FSR FS[5:0] bic r1, r1, #0xf @ Fix up FSR FS[5:0]
and r2, r2, #0x7e and ip, ip, #0x7e
orr r1, r1, r2, LSR #1 orr r1, r1, ip, LSR #1
#endif #endif
mov pc, lr mov pc, lr
......
...@@ -64,12 +64,12 @@ ENTRY(v4t_late_abort) ...@@ -64,12 +64,12 @@ ENTRY(v4t_late_abort)
mov r7, #0x11 mov r7, #0x11
orr r7, r7, #0x1100 orr r7, r7, #0x1100
and r6, r8, r7 and r6, r8, r7
and r2, r8, r7, lsl #1 and r9, r8, r7, lsl #1
add r6, r6, r2, lsr #1 add r6, r6, r9, lsr #1
and r2, r8, r7, lsl #2 and r9, r8, r7, lsl #2
add r6, r6, r2, lsr #2 add r6, r6, r9, lsr #2
and r2, r8, r7, lsl #3 and r9, r8, r7, lsl #3
add r6, r6, r2, lsr #3 add r6, r6, r9, lsr #3
add r6, r6, r6, lsr #8 add r6, r6, r6, lsr #8
add r6, r6, r6, lsr #4 add r6, r6, r6, lsr #4
and r6, r6, #15 @ r6 = no. of registers to transfer. and r6, r6, #15 @ r6 = no. of registers to transfer.
...@@ -103,13 +103,13 @@ ENTRY(v4t_late_abort) ...@@ -103,13 +103,13 @@ ENTRY(v4t_late_abort)
tst r8, #1 << 21 @ check writeback bit tst r8, #1 << 21 @ check writeback bit
moveq pc, lr @ no writeback -> no fixup moveq pc, lr @ no writeback -> no fixup
.data_arm_lateldrpostconst: .data_arm_lateldrpostconst:
movs r2, r8, lsl #20 @ Get offset movs r9, r8, lsl #20 @ Get offset
moveq pc, lr @ zero -> no fixup moveq pc, lr @ zero -> no fixup
and r5, r8, #15 << 16 @ Extract 'n' from instruction and r5, r8, #15 << 16 @ Extract 'n' from instruction
ldr r7, [sp, r5, lsr #14] @ Get register 'Rn' ldr r7, [sp, r5, lsr #14] @ Get register 'Rn'
tst r8, #1 << 23 @ Check U bit tst r8, #1 << 23 @ Check U bit
subne r7, r7, r2, lsr #20 @ Undo increment subne r7, r7, r9, lsr #20 @ Undo increment
addeq r7, r7, r2, lsr #20 @ Undo decrement addeq r7, r7, r9, lsr #20 @ Undo decrement
str r7, [sp, r5, lsr #14] @ Put register 'Rn' str r7, [sp, r5, lsr #14] @ Put register 'Rn'
mov pc, lr mov pc, lr
...@@ -194,11 +194,11 @@ ENTRY(v4t_late_abort) ...@@ -194,11 +194,11 @@ ENTRY(v4t_late_abort)
tst r8, #1 << 10 tst r8, #1 << 10
beq .data_unknown beq .data_unknown
and r6, r8, #0x55 @ hweight8(r8) + R bit and r6, r8, #0x55 @ hweight8(r8) + R bit
and r2, r8, #0xaa and r9, r8, #0xaa
add r6, r6, r2, lsr #1 add r6, r6, r9, lsr #1
and r2, r6, #0xcc and r9, r6, #0xcc
and r6, r6, #0x33 and r6, r6, #0x33
add r6, r6, r2, lsr #2 add r6, r6, r9, lsr #2
movs r7, r8, lsr #9 @ C = r8 bit 8 (R bit) movs r7, r8, lsr #9 @ C = r8 bit 8 (R bit)
adc r6, r6, r6, lsr #4 @ high + low nibble + R bit adc r6, r6, r6, lsr #4 @ high + low nibble + R bit
and r6, r6, #15 @ number of regs to transfer and r6, r6, #15 @ number of regs to transfer
...@@ -211,11 +211,11 @@ ENTRY(v4t_late_abort) ...@@ -211,11 +211,11 @@ ENTRY(v4t_late_abort)
.data_thumb_ldmstm: .data_thumb_ldmstm:
and r6, r8, #0x55 @ hweight8(r8) and r6, r8, #0x55 @ hweight8(r8)
and r2, r8, #0xaa and r9, r8, #0xaa
add r6, r6, r2, lsr #1 add r6, r6, r9, lsr #1
and r2, r6, #0xcc and r9, r6, #0xcc
and r6, r6, #0x33 and r6, r6, #0x33
add r6, r6, r2, lsr #2 add r6, r6, r9, lsr #2
add r6, r6, r6, lsr #4 add r6, r6, r6, lsr #4
and r5, r8, #7 << 8 and r5, r8, #7 << 8
ldr r7, [sp, r5, lsr #6] ldr r7, [sp, r5, lsr #6]
......
...@@ -87,12 +87,12 @@ ENTRY(cpu_arm6_data_abort) ...@@ -87,12 +87,12 @@ ENTRY(cpu_arm6_data_abort)
mov r7, #0x11 mov r7, #0x11
orr r7, r7, #0x1100 orr r7, r7, #0x1100
and r6, r8, r7 and r6, r8, r7
and r2, r8, r7, lsl #1 and r9, r8, r7, lsl #1
add r6, r6, r2, lsr #1 add r6, r6, r9, lsr #1
and r2, r8, r7, lsl #2 and r9, r8, r7, lsl #2
add r6, r6, r2, lsr #2 add r6, r6, r9, lsr #2
and r2, r8, r7, lsl #3 and r9, r8, r7, lsl #3
add r6, r6, r2, lsr #3 add r6, r6, r9, lsr #3
add r6, r6, r6, lsr #8 add r6, r6, r6, lsr #8
add r6, r6, r6, lsr #4 add r6, r6, r6, lsr #4
and r6, r6, #15 @ r6 = no. of registers to transfer. and r6, r6, #15 @ r6 = no. of registers to transfer.
...@@ -117,13 +117,13 @@ ENTRY(cpu_arm6_data_abort) ...@@ -117,13 +117,13 @@ ENTRY(cpu_arm6_data_abort)
tst r8, #1 << 21 @ check writeback bit tst r8, #1 << 21 @ check writeback bit
moveq pc, lr @ no writeback -> no fixup moveq pc, lr @ no writeback -> no fixup
.data_arm_lateldrpostconst: .data_arm_lateldrpostconst:
movs r2, r8, lsl #20 @ Get offset movs r9, r8, lsl #20 @ Get offset
moveq pc, lr @ zero -> no fixup moveq pc, lr @ zero -> no fixup
and r5, r8, #15 << 16 @ Extract 'n' from instruction and r5, r8, #15 << 16 @ Extract 'n' from instruction
ldr r7, [sp, r5, lsr #14] @ Get register 'Rn' ldr r7, [sp, r5, lsr #14] @ Get register 'Rn'
tst r8, #1 << 23 @ Check U bit tst r8, #1 << 23 @ Check U bit
subne r7, r7, r2, lsr #20 @ Undo increment subne r7, r7, r9, lsr #20 @ Undo increment
addeq r7, r7, r2, lsr #20 @ Undo decrement addeq r7, r7, r9, lsr #20 @ Undo decrement
str r7, [sp, r5, lsr #14] @ Put register 'Rn' str r7, [sp, r5, lsr #14] @ Put register 'Rn'
mov pc, lr mov pc, lr
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment