Commit 10dca88a authored by Viresh Kumar's avatar Viresh Kumar

ARM/orion/time: Migrate to new 'set-state' interface

Migrate orion driver to the new 'set-state' interface provided by
clockevents core, the earlier 'set-mode' interface is marked obsolete
now.

This also enables us to implement callbacks for new states of clockevent
devices, for example: ONESHOT_STOPPED.

Cc: Jason Cooper <jason@lakedaemon.net>
Cc: Andrew Lunn <andrew@lunn.ch>
Cc: Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
Cc: Gregory Clement <gregory.clement@free-electrons.com>
Signed-off-by: default avatarViresh Kumar <viresh.kumar@linaro.org>
parent 8d778377
...@@ -106,60 +106,63 @@ orion_clkevt_next_event(unsigned long delta, struct clock_event_device *dev) ...@@ -106,60 +106,63 @@ orion_clkevt_next_event(unsigned long delta, struct clock_event_device *dev)
return 0; return 0;
} }
static void static int orion_clkevt_shutdown(struct clock_event_device *evt)
orion_clkevt_mode(enum clock_event_mode mode, struct clock_event_device *dev)
{ {
unsigned long flags; unsigned long flags;
u32 u; u32 u;
local_irq_save(flags); local_irq_save(flags);
if (mode == CLOCK_EVT_MODE_PERIODIC) {
/* /* Disable timer */
* Setup timer to fire at 1/HZ intervals. u = readl(timer_base + TIMER_CTRL_OFF);
*/ writel(u & ~TIMER1_EN, timer_base + TIMER_CTRL_OFF);
writel(ticks_per_jiffy - 1, timer_base + TIMER1_RELOAD_OFF);
writel(ticks_per_jiffy - 1, timer_base + TIMER1_VAL_OFF); /* Disable timer interrupt */
u = readl(bridge_base + BRIDGE_MASK_OFF);
/* writel(u & ~BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF);
* Enable timer interrupt.
*/ /* ACK pending timer interrupt */
u = readl(bridge_base + BRIDGE_MASK_OFF); writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF);
writel(u | BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF);
local_irq_restore(flags);
/*
* Enable timer. return 0;
*/ }
u = readl(timer_base + TIMER_CTRL_OFF);
writel(u | TIMER1_EN | TIMER1_RELOAD_EN, static int orion_clkevt_set_periodic(struct clock_event_device *evt)
timer_base + TIMER_CTRL_OFF); {
} else { unsigned long flags;
/* u32 u;
* Disable timer.
*/ local_irq_save(flags);
u = readl(timer_base + TIMER_CTRL_OFF);
writel(u & ~TIMER1_EN, timer_base + TIMER_CTRL_OFF); /* Setup timer to fire at 1/HZ intervals */
writel(ticks_per_jiffy - 1, timer_base + TIMER1_RELOAD_OFF);
/* writel(ticks_per_jiffy - 1, timer_base + TIMER1_VAL_OFF);
* Disable timer interrupt.
*/ /* Enable timer interrupt */
u = readl(bridge_base + BRIDGE_MASK_OFF); u = readl(bridge_base + BRIDGE_MASK_OFF);
writel(u & ~BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF); writel(u | BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF);
/* /* Enable timer */
* ACK pending timer interrupt. u = readl(timer_base + TIMER_CTRL_OFF);
*/ writel(u | TIMER1_EN | TIMER1_RELOAD_EN, timer_base + TIMER_CTRL_OFF);
writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF);
}
local_irq_restore(flags); local_irq_restore(flags);
return 0;
} }
static struct clock_event_device orion_clkevt = { static struct clock_event_device orion_clkevt = {
.name = "orion_tick", .name = "orion_tick",
.features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC, .features = CLOCK_EVT_FEAT_ONESHOT |
.rating = 300, CLOCK_EVT_FEAT_PERIODIC,
.set_next_event = orion_clkevt_next_event, .rating = 300,
.set_mode = orion_clkevt_mode, .set_next_event = orion_clkevt_next_event,
.set_state_shutdown = orion_clkevt_shutdown,
.set_state_periodic = orion_clkevt_set_periodic,
.set_state_oneshot = orion_clkevt_shutdown,
.tick_resume = orion_clkevt_shutdown,
}; };
static irqreturn_t orion_timer_interrupt(int irq, void *dev_id) static irqreturn_t orion_timer_interrupt(int irq, void *dev_id)
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment