Commit 161058fb authored by Lucas De Marchi's avatar Lucas De Marchi

drm/i915: Add remaining conversions to GRAPHICS_VER

For some reason coccinelle misses a few cases in header files with calls to
INTEL_GEN()/IS_GEN(). Do a manual conversion for those.
Signed-off-by: default avatarLucas De Marchi <lucas.demarchi@intel.com>
Reviewed-by: default avatarMatt Roper <matthew.d.roper@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20210605155356.4183026-6-lucas.demarchi@intel.com
Link: https://patchwork.freedesktop.org/patch/msgid/20210606045050.103862-3-lucas.demarchi@intel.com
parent 651e7d48
...@@ -1540,9 +1540,9 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915, ...@@ -1540,9 +1540,9 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915,
(IS_ALDERLAKE_P(__i915) && \ (IS_ALDERLAKE_P(__i915) && \
IS_GT_STEP(__i915, since, until)) IS_GT_STEP(__i915, since, until))
#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp) #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv) (IS_GEN(dev_priv, 9) && IS_LP(dev_priv)) #define IS_GEN9_LP(dev_priv) (GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv) (IS_GEN(dev_priv, 9) && !IS_LP(dev_priv)) #define IS_GEN9_BC(dev_priv) (GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id)) #define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id) #define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
...@@ -1562,12 +1562,12 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915, ...@@ -1562,12 +1562,12 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915,
* The Gen7 cmdparser copies the scanned buffer to the ggtt for execution * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
* All later gens can run the final buffer from the ppgtt * All later gens can run the final buffer from the ppgtt
*/ */
#define CMDPARSER_USES_GGTT(dev_priv) IS_GEN(dev_priv, 7) #define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
#define HAS_LLC(dev_priv) (INTEL_INFO(dev_priv)->has_llc) #define HAS_LLC(dev_priv) (INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv) (INTEL_INFO(dev_priv)->has_snoop) #define HAS_SNOOP(dev_priv) (INTEL_INFO(dev_priv)->has_snoop)
#define HAS_EDRAM(dev_priv) ((dev_priv)->edram_size_mb) #define HAS_EDRAM(dev_priv) ((dev_priv)->edram_size_mb)
#define HAS_SECURE_BATCHES(dev_priv) (INTEL_GEN(dev_priv) < 6) #define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
#define HAS_WT(dev_priv) HAS_EDRAM(dev_priv) #define HAS_WT(dev_priv) HAS_EDRAM(dev_priv)
#define HWS_NEEDS_PHYSICAL(dev_priv) (INTEL_INFO(dev_priv)->hws_needs_physical) #define HWS_NEEDS_PHYSICAL(dev_priv) (INTEL_INFO(dev_priv)->hws_needs_physical)
...@@ -1600,7 +1600,7 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915, ...@@ -1600,7 +1600,7 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915,
#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv)) #define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv) \ #define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv) \
(IS_BROADWELL(dev_priv) || IS_GEN(dev_priv, 9)) (IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
/* WaRsDisableCoarsePowerGating:skl,cnl */ /* WaRsDisableCoarsePowerGating:skl,cnl */
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \ #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
...@@ -1608,23 +1608,22 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915, ...@@ -1608,23 +1608,22 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915,
IS_SKL_GT3(dev_priv) || \ IS_SKL_GT3(dev_priv) || \
IS_SKL_GT4(dev_priv)) IS_SKL_GT4(dev_priv))
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4) #define HAS_GMBUS_IRQ(dev_priv) (GRAPHICS_VER(dev_priv) >= 4)
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \ #define HAS_GMBUS_BURST_READ(dev_priv) (GRAPHICS_VER(dev_priv) >= 10 || \
IS_GEMINILAKE(dev_priv) || \ IS_GEMINILAKE(dev_priv) || \
IS_KABYLAKE(dev_priv)) IS_KABYLAKE(dev_priv))
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
* rows, which changed the alignment requirements and fence programming. * rows, which changed the alignment requirements and fence programming.
*/ */
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \ #define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
!(IS_I915G(dev_priv) || \ !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
IS_I915GM(dev_priv)))
#define SUPPORTS_TV(dev_priv) (INTEL_INFO(dev_priv)->display.supports_tv) #define SUPPORTS_TV(dev_priv) (INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv) (INTEL_INFO(dev_priv)->display.has_hotplug) #define I915_HAS_HOTPLUG(dev_priv) (INTEL_INFO(dev_priv)->display.has_hotplug)
#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2) #define HAS_FW_BLC(dev_priv) (GRAPHICS_VER(dev_priv) > 2)
#define HAS_FBC(dev_priv) (INTEL_INFO(dev_priv)->display.has_fbc) #define HAS_FBC(dev_priv) (INTEL_INFO(dev_priv)->display.has_fbc)
#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7) #define HAS_CUR_FBC(dev_priv) (!HAS_GMCH(dev_priv) && GRAPHICS_VER(dev_priv) >= 7)
#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv)) #define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
...@@ -1635,7 +1634,7 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915, ...@@ -1635,7 +1634,7 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915,
#define HAS_PSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_psr) #define HAS_PSR(dev_priv) (INTEL_INFO(dev_priv)->display.has_psr)
#define HAS_PSR_HW_TRACKING(dev_priv) \ #define HAS_PSR_HW_TRACKING(dev_priv) \
(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking) (INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
#define HAS_PSR2_SEL_FETCH(dev_priv) (INTEL_GEN(dev_priv) >= 12) #define HAS_PSR2_SEL_FETCH(dev_priv) (GRAPHICS_VER(dev_priv) >= 12)
#define HAS_TRANSCODER(dev_priv, trans) ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0) #define HAS_TRANSCODER(dev_priv, trans) ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
#define HAS_RC6(dev_priv) (INTEL_INFO(dev_priv)->has_rc6) #define HAS_RC6(dev_priv) (INTEL_INFO(dev_priv)->has_rc6)
...@@ -1646,7 +1645,7 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915, ...@@ -1646,7 +1645,7 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915,
#define HAS_DMC(dev_priv) (INTEL_INFO(dev_priv)->display.has_dmc) #define HAS_DMC(dev_priv) (INTEL_INFO(dev_priv)->display.has_dmc)
#define HAS_MSO(i915) (INTEL_GEN(i915) >= 12) #define HAS_MSO(i915) (GRAPHICS_VER(i915) >= 12)
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm) #define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc) #define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
...@@ -1665,7 +1664,7 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915, ...@@ -1665,7 +1664,7 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915,
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch) #define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
#define HAS_LSPCON(dev_priv) (IS_GEN_RANGE(dev_priv, 9, 10)) #define HAS_LSPCON(dev_priv) (IS_GRAPHICS_VER(dev_priv, 9, 10))
/* DPF == dynamic parity feature */ /* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf) #define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
...@@ -1679,7 +1678,7 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915, ...@@ -1679,7 +1678,7 @@ IS_SUBPLATFORM(const struct drm_i915_private *i915,
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0) #define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
#define HAS_VRR(i915) (INTEL_GEN(i915) >= 12) #define HAS_VRR(i915) (GRAPHICS_VER(i915) >= 12)
/* Only valid when HAS_DISPLAY() is true */ /* Only valid when HAS_DISPLAY() is true */
#define INTEL_DISPLAY_ENABLED(dev_priv) \ #define INTEL_DISPLAY_ENABLED(dev_priv) \
...@@ -1706,7 +1705,7 @@ static inline bool intel_vtd_active(void) ...@@ -1706,7 +1705,7 @@ static inline bool intel_vtd_active(void)
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv) static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{ {
return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active(); return GRAPHICS_VER(dev_priv) >= 6 && intel_vtd_active();
} }
static inline bool static inline bool
...@@ -1917,7 +1916,7 @@ int remap_io_sg(struct vm_area_struct *vma, ...@@ -1917,7 +1916,7 @@ int remap_io_sg(struct vm_area_struct *vma,
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915) static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{ {
if (INTEL_GEN(i915) >= 10) if (GRAPHICS_VER(i915) >= 10)
return CNL_HWS_CSB_WRITE_INDEX; return CNL_HWS_CSB_WRITE_INDEX;
else else
return I915_HWS_CSB_WRITE_INDEX; return I915_HWS_CSB_WRITE_INDEX;
......
...@@ -9896,7 +9896,7 @@ enum skl_power_gate { ...@@ -9896,7 +9896,7 @@ enum skl_power_gate {
#define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \ #define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
_TRANSB_HDCP_CONF) _TRANSB_HDCP_CONF)
#define HDCP_CONF(dev_priv, trans, port) \ #define HDCP_CONF(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP_CONF(trans) : \ TRANS_HDCP_CONF(trans) : \
PORT_HDCP_CONF(port)) PORT_HDCP_CONF(port))
...@@ -9909,7 +9909,7 @@ enum skl_power_gate { ...@@ -9909,7 +9909,7 @@ enum skl_power_gate {
_TRANSA_HDCP_ANINIT, \ _TRANSA_HDCP_ANINIT, \
_TRANSB_HDCP_ANINIT) _TRANSB_HDCP_ANINIT)
#define HDCP_ANINIT(dev_priv, trans, port) \ #define HDCP_ANINIT(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP_ANINIT(trans) : \ TRANS_HDCP_ANINIT(trans) : \
PORT_HDCP_ANINIT(port)) PORT_HDCP_ANINIT(port))
...@@ -9919,7 +9919,7 @@ enum skl_power_gate { ...@@ -9919,7 +9919,7 @@ enum skl_power_gate {
#define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \ #define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
_TRANSB_HDCP_ANLO) _TRANSB_HDCP_ANLO)
#define HDCP_ANLO(dev_priv, trans, port) \ #define HDCP_ANLO(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP_ANLO(trans) : \ TRANS_HDCP_ANLO(trans) : \
PORT_HDCP_ANLO(port)) PORT_HDCP_ANLO(port))
...@@ -9929,7 +9929,7 @@ enum skl_power_gate { ...@@ -9929,7 +9929,7 @@ enum skl_power_gate {
#define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \ #define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
_TRANSB_HDCP_ANHI) _TRANSB_HDCP_ANHI)
#define HDCP_ANHI(dev_priv, trans, port) \ #define HDCP_ANHI(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP_ANHI(trans) : \ TRANS_HDCP_ANHI(trans) : \
PORT_HDCP_ANHI(port)) PORT_HDCP_ANHI(port))
...@@ -9940,7 +9940,7 @@ enum skl_power_gate { ...@@ -9940,7 +9940,7 @@ enum skl_power_gate {
_TRANSA_HDCP_BKSVLO, \ _TRANSA_HDCP_BKSVLO, \
_TRANSB_HDCP_BKSVLO) _TRANSB_HDCP_BKSVLO)
#define HDCP_BKSVLO(dev_priv, trans, port) \ #define HDCP_BKSVLO(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP_BKSVLO(trans) : \ TRANS_HDCP_BKSVLO(trans) : \
PORT_HDCP_BKSVLO(port)) PORT_HDCP_BKSVLO(port))
...@@ -9951,7 +9951,7 @@ enum skl_power_gate { ...@@ -9951,7 +9951,7 @@ enum skl_power_gate {
_TRANSA_HDCP_BKSVHI, \ _TRANSA_HDCP_BKSVHI, \
_TRANSB_HDCP_BKSVHI) _TRANSB_HDCP_BKSVHI)
#define HDCP_BKSVHI(dev_priv, trans, port) \ #define HDCP_BKSVHI(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP_BKSVHI(trans) : \ TRANS_HDCP_BKSVHI(trans) : \
PORT_HDCP_BKSVHI(port)) PORT_HDCP_BKSVHI(port))
...@@ -9962,7 +9962,7 @@ enum skl_power_gate { ...@@ -9962,7 +9962,7 @@ enum skl_power_gate {
_TRANSA_HDCP_RPRIME, \ _TRANSA_HDCP_RPRIME, \
_TRANSB_HDCP_RPRIME) _TRANSB_HDCP_RPRIME)
#define HDCP_RPRIME(dev_priv, trans, port) \ #define HDCP_RPRIME(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP_RPRIME(trans) : \ TRANS_HDCP_RPRIME(trans) : \
PORT_HDCP_RPRIME(port)) PORT_HDCP_RPRIME(port))
...@@ -9973,7 +9973,7 @@ enum skl_power_gate { ...@@ -9973,7 +9973,7 @@ enum skl_power_gate {
_TRANSA_HDCP_STATUS, \ _TRANSA_HDCP_STATUS, \
_TRANSB_HDCP_STATUS) _TRANSB_HDCP_STATUS)
#define HDCP_STATUS(dev_priv, trans, port) \ #define HDCP_STATUS(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP_STATUS(trans) : \ TRANS_HDCP_STATUS(trans) : \
PORT_HDCP_STATUS(port)) PORT_HDCP_STATUS(port))
...@@ -10014,7 +10014,7 @@ enum skl_power_gate { ...@@ -10014,7 +10014,7 @@ enum skl_power_gate {
#define AUTH_FORCE_CLR_INPUTCTR BIT(19) #define AUTH_FORCE_CLR_INPUTCTR BIT(19)
#define AUTH_CLR_KEYS BIT(18) #define AUTH_CLR_KEYS BIT(18)
#define HDCP2_AUTH(dev_priv, trans, port) \ #define HDCP2_AUTH(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP2_AUTH(trans) : \ TRANS_HDCP2_AUTH(trans) : \
PORT_HDCP2_AUTH(port)) PORT_HDCP2_AUTH(port))
...@@ -10025,7 +10025,7 @@ enum skl_power_gate { ...@@ -10025,7 +10025,7 @@ enum skl_power_gate {
_TRANSB_HDCP2_CTL) _TRANSB_HDCP2_CTL)
#define CTL_LINK_ENCRYPTION_REQ BIT(31) #define CTL_LINK_ENCRYPTION_REQ BIT(31)
#define HDCP2_CTL(dev_priv, trans, port) \ #define HDCP2_CTL(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP2_CTL(trans) : \ TRANS_HDCP2_CTL(trans) : \
PORT_HDCP2_CTL(port)) PORT_HDCP2_CTL(port))
...@@ -10039,7 +10039,7 @@ enum skl_power_gate { ...@@ -10039,7 +10039,7 @@ enum skl_power_gate {
#define LINK_AUTH_STATUS BIT(21) #define LINK_AUTH_STATUS BIT(21)
#define LINK_ENCRYPTION_STATUS BIT(20) #define LINK_ENCRYPTION_STATUS BIT(20)
#define HDCP2_STATUS(dev_priv, trans, port) \ #define HDCP2_STATUS(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP2_STATUS(trans) : \ TRANS_HDCP2_STATUS(trans) : \
PORT_HDCP2_STATUS(port)) PORT_HDCP2_STATUS(port))
...@@ -10061,7 +10061,7 @@ enum skl_power_gate { ...@@ -10061,7 +10061,7 @@ enum skl_power_gate {
#define STREAM_ENCRYPTION_STATUS BIT(31) #define STREAM_ENCRYPTION_STATUS BIT(31)
#define STREAM_TYPE_STATUS BIT(30) #define STREAM_TYPE_STATUS BIT(30)
#define HDCP2_STREAM_STATUS(dev_priv, trans, port) \ #define HDCP2_STREAM_STATUS(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP2_STREAM_STATUS(trans) : \ TRANS_HDCP2_STREAM_STATUS(trans) : \
PIPE_HDCP2_STREAM_STATUS(pipe)) PIPE_HDCP2_STREAM_STATUS(pipe))
...@@ -10077,7 +10077,7 @@ enum skl_power_gate { ...@@ -10077,7 +10077,7 @@ enum skl_power_gate {
_TRANSB_HDCP2_AUTH_STREAM) _TRANSB_HDCP2_AUTH_STREAM)
#define AUTH_STREAM_TYPE BIT(31) #define AUTH_STREAM_TYPE BIT(31)
#define HDCP2_AUTH_STREAM(dev_priv, trans, port) \ #define HDCP2_AUTH_STREAM(dev_priv, trans, port) \
(INTEL_GEN(dev_priv) >= 12 ? \ (GRAPHICS_VER(dev_priv) >= 12 ? \
TRANS_HDCP2_AUTH_STREAM(trans) : \ TRANS_HDCP2_AUTH_STREAM(trans) : \
PORT_HDCP2_AUTH_STREAM(port)) PORT_HDCP2_AUTH_STREAM(port))
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment