Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
Kirill Smelkov
linux
Commits
4a8a738d
Commit
4a8a738d
authored
Feb 27, 2010
by
Ralf Baechle
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
MIPS: Make various locks static.
Signed-off-by:
Ralf Baechle
<
ralf@linux-mips.org
>
parent
559e25a5
Changes
9
Hide whitespace changes
Inline
Side-by-side
Showing
9 changed files
with
9 additions
and
9 deletions
+9
-9
arch/mips/cavium-octeon/octeon-irq.c
arch/mips/cavium-octeon/octeon-irq.c
+2
-1
arch/mips/dec/kn01-berr.c
arch/mips/dec/kn01-berr.c
+1
-1
arch/mips/include/asm/dec/kn01.h
arch/mips/include/asm/dec/kn01.h
+0
-1
arch/mips/oprofile/op_model_loongson2.c
arch/mips/oprofile/op_model_loongson2.c
+1
-1
arch/mips/pci/ops-pmcmsp.c
arch/mips/pci/ops-pmcmsp.c
+1
-1
arch/mips/sgi-ip27/ip27-nmi.c
arch/mips/sgi-ip27/ip27-nmi.c
+1
-1
arch/mips/sibyte/bcm1480/irq.c
arch/mips/sibyte/bcm1480/irq.c
+1
-1
arch/mips/sibyte/sb1250/irq.c
arch/mips/sibyte/sb1250/irq.c
+1
-1
arch/mips/sni/rm200.c
arch/mips/sni/rm200.c
+1
-1
No files found.
arch/mips/cavium-octeon/octeon-irq.c
View file @
4a8a738d
...
...
@@ -15,7 +15,6 @@
DEFINE_RWLOCK
(
octeon_irq_ciu0_rwlock
);
DEFINE_RWLOCK
(
octeon_irq_ciu1_rwlock
);
DEFINE_SPINLOCK
(
octeon_irq_msi_lock
);
static
int
octeon_coreid_for_cpu
(
int
cpu
)
{
...
...
@@ -545,6 +544,8 @@ static struct irq_chip octeon_irq_chip_ciu1 = {
#ifdef CONFIG_PCI_MSI
static
DEFINE_SPINLOCK
(
octeon_irq_msi_lock
);
static
void
octeon_irq_msi_ack
(
unsigned
int
irq
)
{
if
(
!
octeon_has_feature
(
OCTEON_FEATURE_PCIE
))
{
...
...
arch/mips/dec/kn01-berr.c
View file @
4a8a738d
...
...
@@ -46,7 +46,7 @@
* There is no default value -- it has to be initialized.
*/
u16
cached_kn01_csr
;
DEFINE_SPINLOCK
(
kn01_lock
);
static
DEFINE_SPINLOCK
(
kn01_lock
);
static
inline
void
dec_kn01_be_ack
(
void
)
...
...
arch/mips/include/asm/dec/kn01.h
View file @
4a8a738d
...
...
@@ -80,7 +80,6 @@
struct
pt_regs
;
extern
u16
cached_kn01_csr
;
extern
spinlock_t
kn01_lock
;
extern
void
dec_kn01_be_init
(
void
);
extern
int
dec_kn01_be_handler
(
struct
pt_regs
*
regs
,
int
is_fixup
);
...
...
arch/mips/oprofile/op_model_loongson2.c
View file @
4a8a738d
...
...
@@ -47,7 +47,7 @@ static struct loongson2_register_config {
int
cnt1_enabled
,
cnt2_enabled
;
}
reg
;
DEFINE_SPINLOCK
(
sample_lock
);
static
DEFINE_SPINLOCK
(
sample_lock
);
static
char
*
oprofid
=
"LoongsonPerf"
;
static
irqreturn_t
loongson2_perfcount_handler
(
int
irq
,
void
*
dev_id
);
...
...
arch/mips/pci/ops-pmcmsp.c
View file @
4a8a738d
...
...
@@ -206,7 +206,7 @@ static void pci_proc_init(void)
}
#endif
/* CONFIG_PROC_FS && PCI_COUNTERS */
DEFINE_SPINLOCK
(
bpci_lock
);
static
DEFINE_SPINLOCK
(
bpci_lock
);
/*****************************************************************************
*
...
...
arch/mips/sgi-ip27/ip27-nmi.c
View file @
4a8a738d
...
...
@@ -21,7 +21,7 @@
typedef
unsigned
long
machreg_t
;
DEFINE_SPINLOCK
(
nmi_lock
);
static
DEFINE_SPINLOCK
(
nmi_lock
);
/*
* Lets see what else we need to do here. Set up sp, gp?
...
...
arch/mips/sibyte/bcm1480/irq.c
View file @
4a8a738d
...
...
@@ -73,7 +73,7 @@ static struct irq_chip bcm1480_irq_type = {
/* Store the CPU id (not the logical number) */
int
bcm1480_irq_owner
[
BCM1480_NR_IRQS
];
DEFINE_SPINLOCK
(
bcm1480_imr_lock
);
static
DEFINE_SPINLOCK
(
bcm1480_imr_lock
);
void
bcm1480_mask_irq
(
int
cpu
,
int
irq
)
{
...
...
arch/mips/sibyte/sb1250/irq.c
View file @
4a8a738d
...
...
@@ -72,7 +72,7 @@ static struct irq_chip sb1250_irq_type = {
/* Store the CPU id (not the logical number) */
int
sb1250_irq_owner
[
SB1250_NR_IRQS
];
DEFINE_SPINLOCK
(
sb1250_imr_lock
);
static
DEFINE_SPINLOCK
(
sb1250_imr_lock
);
void
sb1250_mask_irq
(
int
cpu
,
int
irq
)
{
...
...
arch/mips/sni/rm200.c
View file @
4a8a738d
...
...
@@ -132,7 +132,7 @@ device_initcall(snirm_setup_devinit);
* readb/writeb to access them
*/
DEFINE_SPINLOCK
(
sni_rm200_i8259A_lock
);
static
DEFINE_SPINLOCK
(
sni_rm200_i8259A_lock
);
#define PIC_CMD 0x00
#define PIC_IMR 0x01
#define PIC_ISR PIC_CMD
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment