Commit bbe30b3b authored by Anton Blanchard's avatar Anton Blanchard Committed by Benjamin Herrenschmidt

powerpc: Use 32 bit loads and stores when operating on condition register values

The condition register (CR) is a 32 bit quantity so we should use
32 bit loads and stores.
Signed-off-by: default avatarAnton Blanchard <anton@samba.org>
Signed-off-by: default avatarBenjamin Herrenschmidt <benh@kernel.crashing.org>
parent 65508689
...@@ -106,7 +106,7 @@ DSCR_DEFAULT: ...@@ -106,7 +106,7 @@ DSCR_DEFAULT:
_GLOBAL(tm_reclaim) _GLOBAL(tm_reclaim)
mfcr r6 mfcr r6
mflr r0 mflr r0
std r6, 8(r1) stw r6, 8(r1)
std r0, 16(r1) std r0, 16(r1)
std r2, 40(r1) std r2, 40(r1)
stdu r1, -TM_FRAME_SIZE(r1) stdu r1, -TM_FRAME_SIZE(r1)
...@@ -285,7 +285,7 @@ dont_backup_fp: ...@@ -285,7 +285,7 @@ dont_backup_fp:
REST_NVGPRS(r1) REST_NVGPRS(r1)
addi r1, r1, TM_FRAME_SIZE addi r1, r1, TM_FRAME_SIZE
ld r4, 8(r1) lwz r4, 8(r1)
ld r0, 16(r1) ld r0, 16(r1)
mtcr r4 mtcr r4
mtlr r0 mtlr r0
...@@ -310,7 +310,7 @@ dont_backup_fp: ...@@ -310,7 +310,7 @@ dont_backup_fp:
_GLOBAL(tm_recheckpoint) _GLOBAL(tm_recheckpoint)
mfcr r5 mfcr r5
mflr r0 mflr r0
std r5, 8(r1) stw r5, 8(r1)
std r0, 16(r1) std r0, 16(r1)
std r2, 40(r1) std r2, 40(r1)
stdu r1, -TM_FRAME_SIZE(r1) stdu r1, -TM_FRAME_SIZE(r1)
...@@ -444,7 +444,7 @@ restore_gprs: ...@@ -444,7 +444,7 @@ restore_gprs:
REST_NVGPRS(r1) REST_NVGPRS(r1)
addi r1, r1, TM_FRAME_SIZE addi r1, r1, TM_FRAME_SIZE
ld r4, 8(r1) lwz r4, 8(r1)
ld r0, 16(r1) ld r0, 16(r1)
mtcr r4 mtcr r4
mtlr r0 mtlr r0
......
...@@ -24,7 +24,7 @@ ...@@ -24,7 +24,7 @@
mflr r0; \ mflr r0; \
mfcr r12; \ mfcr r12; \
std r0,16(r1); \ std r0,16(r1); \
std r12,8(r1); \ stw r12,8(r1); \
std r1,PACAR1(r13); \ std r1,PACAR1(r13); \
li r0,0; \ li r0,0; \
mfmsr r12; \ mfmsr r12; \
...@@ -53,7 +53,7 @@ _STATIC(opal_return) ...@@ -53,7 +53,7 @@ _STATIC(opal_return)
*/ */
FIXUP_ENDIAN FIXUP_ENDIAN
ld r2,PACATOC(r13); ld r2,PACATOC(r13);
ld r4,8(r1); lwz r4,8(r1);
ld r5,16(r1); ld r5,16(r1);
ld r6,PACASAVEDMSR(r13); ld r6,PACASAVEDMSR(r13);
mtspr SPRN_SRR0,r5; mtspr SPRN_SRR0,r5;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment