Commit bc6eaf17 authored by Qii Wang's avatar Qii Wang Committed by Wolfram Sang

i2c: mediatek: Add offsets array for new i2c registers

New i2c registers would have different offsets, so we use different
offsets array to distinguish different i2c registers version.
Signed-off-by: default avatarQii Wang <qii.wang@mediatek.com>
Reviewed-by: default avatarMatthias Brugger <matthias.bgg@gmail.com>
Signed-off-by: default avatarWolfram Sang <wsa@the-dreams.de>
parent 0ec4b562
...@@ -106,34 +106,62 @@ enum mtk_trans_op { ...@@ -106,34 +106,62 @@ enum mtk_trans_op {
}; };
enum I2C_REGS_OFFSET { enum I2C_REGS_OFFSET {
OFFSET_DATA_PORT = 0x0, OFFSET_DATA_PORT,
OFFSET_SLAVE_ADDR = 0x04, OFFSET_SLAVE_ADDR,
OFFSET_INTR_MASK = 0x08, OFFSET_INTR_MASK,
OFFSET_INTR_STAT = 0x0c, OFFSET_INTR_STAT,
OFFSET_CONTROL = 0x10, OFFSET_CONTROL,
OFFSET_TRANSFER_LEN = 0x14, OFFSET_TRANSFER_LEN,
OFFSET_TRANSAC_LEN = 0x18, OFFSET_TRANSAC_LEN,
OFFSET_DELAY_LEN = 0x1c, OFFSET_DELAY_LEN,
OFFSET_TIMING = 0x20, OFFSET_TIMING,
OFFSET_START = 0x24, OFFSET_START,
OFFSET_EXT_CONF = 0x28, OFFSET_EXT_CONF,
OFFSET_FIFO_STAT = 0x30, OFFSET_FIFO_STAT,
OFFSET_FIFO_THRESH = 0x34, OFFSET_FIFO_THRESH,
OFFSET_FIFO_ADDR_CLR = 0x38, OFFSET_FIFO_ADDR_CLR,
OFFSET_IO_CONFIG = 0x40, OFFSET_IO_CONFIG,
OFFSET_RSV_DEBUG = 0x44, OFFSET_RSV_DEBUG,
OFFSET_HS = 0x48, OFFSET_HS,
OFFSET_SOFTRESET = 0x50, OFFSET_SOFTRESET,
OFFSET_DCM_EN = 0x54, OFFSET_DCM_EN,
OFFSET_PATH_DIR = 0x60, OFFSET_PATH_DIR,
OFFSET_DEBUGSTAT = 0x64, OFFSET_DEBUGSTAT,
OFFSET_DEBUGCTRL = 0x68, OFFSET_DEBUGCTRL,
OFFSET_TRANSFER_LEN_AUX = 0x6c, OFFSET_TRANSFER_LEN_AUX,
OFFSET_CLOCK_DIV = 0x70, OFFSET_CLOCK_DIV,
};
static const u16 mt_i2c_regs_v1[] = {
[OFFSET_DATA_PORT] = 0x0,
[OFFSET_SLAVE_ADDR] = 0x4,
[OFFSET_INTR_MASK] = 0x8,
[OFFSET_INTR_STAT] = 0xc,
[OFFSET_CONTROL] = 0x10,
[OFFSET_TRANSFER_LEN] = 0x14,
[OFFSET_TRANSAC_LEN] = 0x18,
[OFFSET_DELAY_LEN] = 0x1c,
[OFFSET_TIMING] = 0x20,
[OFFSET_START] = 0x24,
[OFFSET_EXT_CONF] = 0x28,
[OFFSET_FIFO_STAT] = 0x30,
[OFFSET_FIFO_THRESH] = 0x34,
[OFFSET_FIFO_ADDR_CLR] = 0x38,
[OFFSET_IO_CONFIG] = 0x40,
[OFFSET_RSV_DEBUG] = 0x44,
[OFFSET_HS] = 0x48,
[OFFSET_SOFTRESET] = 0x50,
[OFFSET_DCM_EN] = 0x54,
[OFFSET_PATH_DIR] = 0x60,
[OFFSET_DEBUGSTAT] = 0x64,
[OFFSET_DEBUGCTRL] = 0x68,
[OFFSET_TRANSFER_LEN_AUX] = 0x6c,
[OFFSET_CLOCK_DIV] = 0x70,
}; };
struct mtk_i2c_compatible { struct mtk_i2c_compatible {
const struct i2c_adapter_quirks *quirks; const struct i2c_adapter_quirks *quirks;
const u16 *regs;
unsigned char pmic_i2c: 1; unsigned char pmic_i2c: 1;
unsigned char dcm: 1; unsigned char dcm: 1;
unsigned char auto_restart: 1; unsigned char auto_restart: 1;
...@@ -181,6 +209,7 @@ static const struct i2c_adapter_quirks mt7622_i2c_quirks = { ...@@ -181,6 +209,7 @@ static const struct i2c_adapter_quirks mt7622_i2c_quirks = {
}; };
static const struct mtk_i2c_compatible mt2712_compat = { static const struct mtk_i2c_compatible mt2712_compat = {
.regs = mt_i2c_regs_v1,
.pmic_i2c = 0, .pmic_i2c = 0,
.dcm = 1, .dcm = 1,
.auto_restart = 1, .auto_restart = 1,
...@@ -191,6 +220,7 @@ static const struct mtk_i2c_compatible mt2712_compat = { ...@@ -191,6 +220,7 @@ static const struct mtk_i2c_compatible mt2712_compat = {
static const struct mtk_i2c_compatible mt6577_compat = { static const struct mtk_i2c_compatible mt6577_compat = {
.quirks = &mt6577_i2c_quirks, .quirks = &mt6577_i2c_quirks,
.regs = mt_i2c_regs_v1,
.pmic_i2c = 0, .pmic_i2c = 0,
.dcm = 1, .dcm = 1,
.auto_restart = 0, .auto_restart = 0,
...@@ -201,6 +231,7 @@ static const struct mtk_i2c_compatible mt6577_compat = { ...@@ -201,6 +231,7 @@ static const struct mtk_i2c_compatible mt6577_compat = {
static const struct mtk_i2c_compatible mt6589_compat = { static const struct mtk_i2c_compatible mt6589_compat = {
.quirks = &mt6577_i2c_quirks, .quirks = &mt6577_i2c_quirks,
.regs = mt_i2c_regs_v1,
.pmic_i2c = 1, .pmic_i2c = 1,
.dcm = 0, .dcm = 0,
.auto_restart = 0, .auto_restart = 0,
...@@ -211,6 +242,7 @@ static const struct mtk_i2c_compatible mt6589_compat = { ...@@ -211,6 +242,7 @@ static const struct mtk_i2c_compatible mt6589_compat = {
static const struct mtk_i2c_compatible mt7622_compat = { static const struct mtk_i2c_compatible mt7622_compat = {
.quirks = &mt7622_i2c_quirks, .quirks = &mt7622_i2c_quirks,
.regs = mt_i2c_regs_v1,
.pmic_i2c = 0, .pmic_i2c = 0,
.dcm = 1, .dcm = 1,
.auto_restart = 1, .auto_restart = 1,
...@@ -220,6 +252,7 @@ static const struct mtk_i2c_compatible mt7622_compat = { ...@@ -220,6 +252,7 @@ static const struct mtk_i2c_compatible mt7622_compat = {
}; };
static const struct mtk_i2c_compatible mt8173_compat = { static const struct mtk_i2c_compatible mt8173_compat = {
.regs = mt_i2c_regs_v1,
.pmic_i2c = 0, .pmic_i2c = 0,
.dcm = 1, .dcm = 1,
.auto_restart = 1, .auto_restart = 1,
...@@ -238,6 +271,17 @@ static const struct of_device_id mtk_i2c_of_match[] = { ...@@ -238,6 +271,17 @@ static const struct of_device_id mtk_i2c_of_match[] = {
}; };
MODULE_DEVICE_TABLE(of, mtk_i2c_of_match); MODULE_DEVICE_TABLE(of, mtk_i2c_of_match);
static u16 mtk_i2c_readw(struct mtk_i2c *i2c, enum I2C_REGS_OFFSET reg)
{
return readw(i2c->base + i2c->dev_comp->regs[reg]);
}
static void mtk_i2c_writew(struct mtk_i2c *i2c, u16 val,
enum I2C_REGS_OFFSET reg)
{
writew(val, i2c->base + i2c->dev_comp->regs[reg]);
}
static int mtk_i2c_clock_enable(struct mtk_i2c *i2c) static int mtk_i2c_clock_enable(struct mtk_i2c *i2c)
{ {
int ret; int ret;
...@@ -278,31 +322,31 @@ static void mtk_i2c_init_hw(struct mtk_i2c *i2c) ...@@ -278,31 +322,31 @@ static void mtk_i2c_init_hw(struct mtk_i2c *i2c)
{ {
u16 control_reg; u16 control_reg;
writew(I2C_SOFT_RST, i2c->base + OFFSET_SOFTRESET); mtk_i2c_writew(i2c, I2C_SOFT_RST, OFFSET_SOFTRESET);
/* Set ioconfig */ /* Set ioconfig */
if (i2c->use_push_pull) if (i2c->use_push_pull)
writew(I2C_IO_CONFIG_PUSH_PULL, i2c->base + OFFSET_IO_CONFIG); mtk_i2c_writew(i2c, I2C_IO_CONFIG_PUSH_PULL, OFFSET_IO_CONFIG);
else else
writew(I2C_IO_CONFIG_OPEN_DRAIN, i2c->base + OFFSET_IO_CONFIG); mtk_i2c_writew(i2c, I2C_IO_CONFIG_OPEN_DRAIN, OFFSET_IO_CONFIG);
if (i2c->dev_comp->dcm) if (i2c->dev_comp->dcm)
writew(I2C_DCM_DISABLE, i2c->base + OFFSET_DCM_EN); mtk_i2c_writew(i2c, I2C_DCM_DISABLE, OFFSET_DCM_EN);
if (i2c->dev_comp->timing_adjust) if (i2c->dev_comp->timing_adjust)
writew(I2C_DEFAULT_CLK_DIV - 1, i2c->base + OFFSET_CLOCK_DIV); mtk_i2c_writew(i2c, I2C_DEFAULT_CLK_DIV - 1, OFFSET_CLOCK_DIV);
writew(i2c->timing_reg, i2c->base + OFFSET_TIMING); mtk_i2c_writew(i2c, i2c->timing_reg, OFFSET_TIMING);
writew(i2c->high_speed_reg, i2c->base + OFFSET_HS); mtk_i2c_writew(i2c, i2c->high_speed_reg, OFFSET_HS);
/* If use i2c pin from PMIC mt6397 side, need set PATH_DIR first */ /* If use i2c pin from PMIC mt6397 side, need set PATH_DIR first */
if (i2c->have_pmic) if (i2c->have_pmic)
writew(I2C_CONTROL_WRAPPER, i2c->base + OFFSET_PATH_DIR); mtk_i2c_writew(i2c, I2C_CONTROL_WRAPPER, OFFSET_PATH_DIR);
control_reg = I2C_CONTROL_ACKERR_DET_EN | control_reg = I2C_CONTROL_ACKERR_DET_EN |
I2C_CONTROL_CLK_EXT_EN | I2C_CONTROL_DMA_EN; I2C_CONTROL_CLK_EXT_EN | I2C_CONTROL_DMA_EN;
writew(control_reg, i2c->base + OFFSET_CONTROL); mtk_i2c_writew(i2c, control_reg, OFFSET_CONTROL);
writew(I2C_DELAY_LEN, i2c->base + OFFSET_DELAY_LEN); mtk_i2c_writew(i2c, I2C_DELAY_LEN, OFFSET_DELAY_LEN);
writel(I2C_DMA_HARD_RST, i2c->pdmabase + OFFSET_RST); writel(I2C_DMA_HARD_RST, i2c->pdmabase + OFFSET_RST);
udelay(50); udelay(50);
...@@ -454,7 +498,7 @@ static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs, ...@@ -454,7 +498,7 @@ static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs,
reinit_completion(&i2c->msg_complete); reinit_completion(&i2c->msg_complete);
control_reg = readw(i2c->base + OFFSET_CONTROL) & control_reg = mtk_i2c_readw(i2c, OFFSET_CONTROL) &
~(I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS); ~(I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS);
if ((i2c->speed_hz > MAX_FS_MODE_SPEED) || (left_num >= 1)) if ((i2c->speed_hz > MAX_FS_MODE_SPEED) || (left_num >= 1))
control_reg |= I2C_CONTROL_RS; control_reg |= I2C_CONTROL_RS;
...@@ -462,40 +506,41 @@ static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs, ...@@ -462,40 +506,41 @@ static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs,
if (i2c->op == I2C_MASTER_WRRD) if (i2c->op == I2C_MASTER_WRRD)
control_reg |= I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS; control_reg |= I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS;
writew(control_reg, i2c->base + OFFSET_CONTROL); mtk_i2c_writew(i2c, control_reg, OFFSET_CONTROL);
/* set start condition */ /* set start condition */
if (i2c->speed_hz <= I2C_DEFAULT_SPEED) if (i2c->speed_hz <= I2C_DEFAULT_SPEED)
writew(I2C_ST_START_CON, i2c->base + OFFSET_EXT_CONF); mtk_i2c_writew(i2c, I2C_ST_START_CON, OFFSET_EXT_CONF);
else else
writew(I2C_FS_START_CON, i2c->base + OFFSET_EXT_CONF); mtk_i2c_writew(i2c, I2C_FS_START_CON, OFFSET_EXT_CONF);
addr_reg = i2c_8bit_addr_from_msg(msgs); addr_reg = i2c_8bit_addr_from_msg(msgs);
writew(addr_reg, i2c->base + OFFSET_SLAVE_ADDR); mtk_i2c_writew(i2c, addr_reg, OFFSET_SLAVE_ADDR);
/* Clear interrupt status */ /* Clear interrupt status */
writew(restart_flag | I2C_HS_NACKERR | I2C_ACKERR | mtk_i2c_writew(i2c, restart_flag | I2C_HS_NACKERR | I2C_ACKERR |
I2C_TRANSAC_COMP, i2c->base + OFFSET_INTR_STAT); I2C_TRANSAC_COMP, OFFSET_INTR_STAT);
writew(I2C_FIFO_ADDR_CLR, i2c->base + OFFSET_FIFO_ADDR_CLR);
mtk_i2c_writew(i2c, I2C_FIFO_ADDR_CLR, OFFSET_FIFO_ADDR_CLR);
/* Enable interrupt */ /* Enable interrupt */
writew(restart_flag | I2C_HS_NACKERR | I2C_ACKERR | mtk_i2c_writew(i2c, restart_flag | I2C_HS_NACKERR | I2C_ACKERR |
I2C_TRANSAC_COMP, i2c->base + OFFSET_INTR_MASK); I2C_TRANSAC_COMP, OFFSET_INTR_MASK);
/* Set transfer and transaction len */ /* Set transfer and transaction len */
if (i2c->op == I2C_MASTER_WRRD) { if (i2c->op == I2C_MASTER_WRRD) {
if (i2c->dev_comp->aux_len_reg) { if (i2c->dev_comp->aux_len_reg) {
writew(msgs->len, i2c->base + OFFSET_TRANSFER_LEN); mtk_i2c_writew(i2c, msgs->len, OFFSET_TRANSFER_LEN);
writew((msgs + 1)->len, i2c->base + mtk_i2c_writew(i2c, (msgs + 1)->len,
OFFSET_TRANSFER_LEN_AUX); OFFSET_TRANSFER_LEN_AUX);
} else { } else {
writew(msgs->len | ((msgs + 1)->len) << 8, mtk_i2c_writew(i2c, msgs->len | ((msgs + 1)->len) << 8,
i2c->base + OFFSET_TRANSFER_LEN); OFFSET_TRANSFER_LEN);
} }
writew(I2C_WRRD_TRANAC_VALUE, i2c->base + OFFSET_TRANSAC_LEN); mtk_i2c_writew(i2c, I2C_WRRD_TRANAC_VALUE, OFFSET_TRANSAC_LEN);
} else { } else {
writew(msgs->len, i2c->base + OFFSET_TRANSFER_LEN); mtk_i2c_writew(i2c, msgs->len, OFFSET_TRANSFER_LEN);
writew(num, i2c->base + OFFSET_TRANSAC_LEN); mtk_i2c_writew(i2c, num, OFFSET_TRANSAC_LEN);
} }
/* Prepare buffer data to start transfer */ /* Prepare buffer data to start transfer */
...@@ -607,14 +652,14 @@ static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs, ...@@ -607,14 +652,14 @@ static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs,
if (left_num >= 1) if (left_num >= 1)
start_reg |= I2C_RS_MUL_CNFG; start_reg |= I2C_RS_MUL_CNFG;
} }
writew(start_reg, i2c->base + OFFSET_START); mtk_i2c_writew(i2c, start_reg, OFFSET_START);
ret = wait_for_completion_timeout(&i2c->msg_complete, ret = wait_for_completion_timeout(&i2c->msg_complete,
i2c->adap.timeout); i2c->adap.timeout);
/* Clear interrupt mask */ /* Clear interrupt mask */
writew(~(restart_flag | I2C_HS_NACKERR | I2C_ACKERR | mtk_i2c_writew(i2c, ~(restart_flag | I2C_HS_NACKERR | I2C_ACKERR |
I2C_TRANSAC_COMP), i2c->base + OFFSET_INTR_MASK); I2C_TRANSAC_COMP), OFFSET_INTR_MASK);
if (i2c->op == I2C_MASTER_WR) { if (i2c->op == I2C_MASTER_WR) {
dma_unmap_single(i2c->dev, wpaddr, dma_unmap_single(i2c->dev, wpaddr,
...@@ -724,8 +769,8 @@ static irqreturn_t mtk_i2c_irq(int irqno, void *dev_id) ...@@ -724,8 +769,8 @@ static irqreturn_t mtk_i2c_irq(int irqno, void *dev_id)
if (i2c->auto_restart) if (i2c->auto_restart)
restart_flag = I2C_RS_TRANSFER; restart_flag = I2C_RS_TRANSFER;
intr_stat = readw(i2c->base + OFFSET_INTR_STAT); intr_stat = mtk_i2c_readw(i2c, OFFSET_INTR_STAT);
writew(intr_stat, i2c->base + OFFSET_INTR_STAT); mtk_i2c_writew(i2c, intr_stat, OFFSET_INTR_STAT);
/* /*
* when occurs ack error, i2c controller generate two interrupts * when occurs ack error, i2c controller generate two interrupts
...@@ -737,8 +782,8 @@ static irqreturn_t mtk_i2c_irq(int irqno, void *dev_id) ...@@ -737,8 +782,8 @@ static irqreturn_t mtk_i2c_irq(int irqno, void *dev_id)
if (i2c->ignore_restart_irq && (i2c->irq_stat & restart_flag)) { if (i2c->ignore_restart_irq && (i2c->irq_stat & restart_flag)) {
i2c->ignore_restart_irq = false; i2c->ignore_restart_irq = false;
i2c->irq_stat = 0; i2c->irq_stat = 0;
writew(I2C_RS_MUL_CNFG | I2C_RS_MUL_TRIG | I2C_TRANSAC_START, mtk_i2c_writew(i2c, I2C_RS_MUL_CNFG | I2C_RS_MUL_TRIG |
i2c->base + OFFSET_START); I2C_TRANSAC_START, OFFSET_START);
} else { } else {
if (i2c->irq_stat & (I2C_TRANSAC_COMP | restart_flag)) if (i2c->irq_stat & (I2C_TRANSAC_COMP | restart_flag))
complete(&i2c->msg_complete); complete(&i2c->msg_complete);
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment