Commit c9d347e0 authored by Nicolas Pitre's avatar Nicolas Pitre Committed by Russell King

ARM: 8009/1: dcscb.c: remove call to outer_flush_all()

Strictly speaking this call is a no-op on the platform where dcscb.c is
used since it only has architected caches.  The call was there as a hint
to people inspired by this code when writing their own backend, but the
hint might not always be correct.

For example, if a PL310 were to be used it wouldn't be safe to call
the regular outer_flush_all() as atomic instructions for locking
are involved in that case and those instructions cannot be assumed to
still be operational after v7_exit_coherency_flush() has returned.
Given no other CPUs (in the cluster) should be running at that point
then standard concurrency concerns wouldn't apply.

So let's simply kill this call for now and enhance the existing comment.
Signed-off-by: default avatarNicolas Pitre <nico@linaro.org>
Signed-off-by: default avatarRussell King <rmk+kernel@arm.linux.org.uk>
parent fff00db8
...@@ -137,11 +137,16 @@ static void dcscb_power_down(void) ...@@ -137,11 +137,16 @@ static void dcscb_power_down(void)
v7_exit_coherency_flush(all); v7_exit_coherency_flush(all);
/* /*
* This is a harmless no-op. On platforms with a real * A full outer cache flush could be needed at this point
* outer cache this might either be needed or not, * on platforms with such a cache, depending on where the
* depending on where the outer cache sits. * outer cache sits. In some cases the notion of a "last
* cluster standing" would need to be implemented if the
* outer cache is shared across clusters. In any case, when
* the outer cache needs flushing, there is no concurrent
* access to the cache controller to worry about and no
* special locking besides what is already provided by the
* MCPM state machinery is needed.
*/ */
outer_flush_all();
/* /*
* Disable cluster-level coherency by masking * Disable cluster-level coherency by masking
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment