intel_sdvo.c 95.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2007 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */
#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/delay.h>
31
#include <linux/export.h>
32
#include <drm/drmP.h>
33
#include <drm/drm_atomic_helper.h>
34 35
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
38 39 40
#include "i915_drv.h"
#include "intel_sdvo_regs.h"

41 42 43
#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
#define SDVO_RGB_MASK  (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
44
#define SDVO_TV_MASK   (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
45 46

#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
47
			SDVO_TV_MASK)
48 49

#define IS_TV(c)	(c->output_flag & SDVO_TV_MASK)
50
#define IS_TMDS(c)	(c->output_flag & SDVO_TMDS_MASK)
51
#define IS_LVDS(c)	(c->output_flag & SDVO_LVDS_MASK)
52
#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
53
#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
54

55

56
static const char * const tv_format_names[] = {
57 58 59 60 61 62 63 64 65
	"NTSC_M"   , "NTSC_J"  , "NTSC_443",
	"PAL_B"    , "PAL_D"   , "PAL_G"   ,
	"PAL_H"    , "PAL_I"   , "PAL_M"   ,
	"PAL_N"    , "PAL_NC"  , "PAL_60"  ,
	"SECAM_B"  , "SECAM_D" , "SECAM_G" ,
	"SECAM_K"  , "SECAM_K1", "SECAM_L" ,
	"SECAM_60"
};

66
#define TV_FORMAT_NUM  ARRAY_SIZE(tv_format_names)
67

68 69 70
struct intel_sdvo {
	struct intel_encoder base;

71
	struct i2c_adapter *i2c;
72
	u8 slave_addr;
73

74 75
	struct i2c_adapter ddc;

76
	/* Register for the SDVO device: SDVOB or SDVOC */
77
	i915_reg_t sdvo_reg;
78

79 80
	/* Active outputs controlled by this SDVO output */
	uint16_t controlled_output;
81

82 83
	/*
	 * Capabilities of the SDVO device returned by
84
	 * intel_sdvo_get_capabilities()
85
	 */
86
	struct intel_sdvo_caps caps;
87 88

	/* Pixel clock limitations reported by the SDVO device, in kHz */
89 90
	int pixel_clock_min, pixel_clock_max;

91 92 93 94 95 96
	/*
	* For multiple function SDVO device,
	* this is for current attached outputs.
	*/
	uint16_t attached_output;

97 98 99
	/*
	 * Hotplug activation bits for this device
	 */
100
	uint16_t hotplug_active;
101

102
	enum port port;
103

104 105
	bool has_hdmi_monitor;
	bool has_hdmi_audio;
106
	bool rgb_quant_range_selectable;
107 108 109 110 111 112

	/**
	 * This is sdvo fixed pannel mode pointer
	 */
	struct drm_display_mode *sdvo_lvds_fixed_mode;

113
	/* DDC bus used by this SDVO encoder */
114
	uint8_t ddc_bus;
115 116 117 118 119

	/*
	 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
	 */
	uint8_t dtd_sdvo_flags;
120 121 122
};

struct intel_sdvo_connector {
123 124
	struct intel_connector base;

125 126 127 128
	/* Mark the type of connector */
	uint16_t output_flag;

	/* This contains all current supported TV format */
129
	u8 tv_format_supported[TV_FORMAT_NUM];
130
	int   format_supported_num;
131
	struct drm_property *tv_format;
132

133
	/* add the property for the SDVO-TV */
134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
	struct drm_property *left;
	struct drm_property *right;
	struct drm_property *top;
	struct drm_property *bottom;
	struct drm_property *hpos;
	struct drm_property *vpos;
	struct drm_property *contrast;
	struct drm_property *saturation;
	struct drm_property *hue;
	struct drm_property *sharpness;
	struct drm_property *flicker_filter;
	struct drm_property *flicker_filter_adaptive;
	struct drm_property *flicker_filter_2d;
	struct drm_property *tv_chroma_filter;
	struct drm_property *tv_luma_filter;
149
	struct drm_property *dot_crawl;
150 151

	/* add the property for the SDVO-TV/LVDS */
152
	struct drm_property *brightness;
153 154

	/* this is to get the range of margin.*/
155
	u32 max_hscan, max_vscan;
156 157 158 159 160

	/**
	 * This is set if we treat the device as HDMI, instead of DVI.
	 */
	bool is_hdmi;
161 162 163 164 165 166 167 168 169 170 171
};

struct intel_sdvo_connector_state {
	/* base.base: tv.saturation/contrast/hue/brightness */
	struct intel_digital_connector_state base;

	struct {
		unsigned overscan_h, overscan_v, hpos, vpos, sharpness;
		unsigned flicker_filter, flicker_filter_2d, flicker_filter_adaptive;
		unsigned chroma_filter, luma_filter, dot_crawl;
	} tv;
172 173
};

174
static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
175
{
176
	return container_of(encoder, struct intel_sdvo, base);
177 178
}

179 180
static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
{
181
	return to_sdvo(intel_attached_encoder(connector));
182 183
}

184 185 186 187 188 189
static struct intel_sdvo_connector *
to_intel_sdvo_connector(struct drm_connector *connector)
{
	return container_of(connector, struct intel_sdvo_connector, base.base);
}

190 191
#define to_intel_sdvo_connector_state(conn_state) \
	container_of((conn_state), struct intel_sdvo_connector_state, base.base)
192

193
static bool
194
intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
195 196 197 198 199 200 201
static bool
intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
			      struct intel_sdvo_connector *intel_sdvo_connector,
			      int type);
static bool
intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
				   struct intel_sdvo_connector *intel_sdvo_connector);
202

203
/*
204 205 206 207
 * Writes the SDVOB or SDVOC with the given value, but always writes both
 * SDVOB and SDVOC to work around apparent hardware issues (according to
 * comments in the BIOS).
 */
208
static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
209
{
210
	struct drm_device *dev = intel_sdvo->base.base.dev;
211
	struct drm_i915_private *dev_priv = to_i915(dev);
212 213 214
	u32 bval = val, cval = val;
	int i;

215
	if (HAS_PCH_SPLIT(dev_priv)) {
216
		I915_WRITE(intel_sdvo->sdvo_reg, val);
217
		POSTING_READ(intel_sdvo->sdvo_reg);
218 219 220 221
		/*
		 * HW workaround, need to write this twice for issue
		 * that may result in first write getting masked.
		 */
222
		if (HAS_PCH_IBX(dev_priv)) {
223 224 225
			I915_WRITE(intel_sdvo->sdvo_reg, val);
			POSTING_READ(intel_sdvo->sdvo_reg);
		}
226 227 228
		return;
	}

229
	if (intel_sdvo->port == PORT_B)
230 231 232 233
		cval = I915_READ(GEN3_SDVOC);
	else
		bval = I915_READ(GEN3_SDVOB);

234 235 236 237 238
	/*
	 * Write the registers twice for luck. Sometimes,
	 * writing them only once doesn't appear to 'stick'.
	 * The BIOS does this too. Yay, magic
	 */
239
	for (i = 0; i < 2; i++) {
240
		I915_WRITE(GEN3_SDVOB, bval);
241
		POSTING_READ(GEN3_SDVOB);
242

243
		I915_WRITE(GEN3_SDVOC, cval);
244
		POSTING_READ(GEN3_SDVOC);
245 246 247
	}
}

248
static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
249 250 251
{
	struct i2c_msg msgs[] = {
		{
252
			.addr = intel_sdvo->slave_addr,
253 254
			.flags = 0,
			.len = 1,
255
			.buf = &addr,
256 257
		},
		{
258
			.addr = intel_sdvo->slave_addr,
259 260
			.flags = I2C_M_RD,
			.len = 1,
261
			.buf = ch,
262 263
		}
	};
264
	int ret;
265

266
	if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
267 268
		return true;

269
	DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
270 271 272 273 274
	return false;
}

#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
/** Mapping of command numbers to names, for debug output */
275
static const struct _sdvo_cmd_name {
276
	u8 cmd;
277
	const char *name;
278
} __attribute__ ((packed)) sdvo_cmd_names[] = {
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),

	/* Add the op code for SDVO enhancements */
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),

	/* HDMI op code */
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
	SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
390 391
};

392
#define SDVO_NAME(svdo) ((svdo)->port == PORT_B ? "SDVOB" : "SDVOC")
393

394
static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
395
				   const void *args, int args_len)
396
{
397 398 399 400 401 402 403
	int i, pos = 0;
#define BUF_LEN 256
	char buffer[BUF_LEN];

#define BUF_PRINT(args...) \
	pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)

404

405 406 407 408 409 410
	for (i = 0; i < args_len; i++) {
		BUF_PRINT("%02X ", ((u8 *)args)[i]);
	}
	for (; i < 8; i++) {
		BUF_PRINT("   ");
	}
Kulikov Vasiliy's avatar
Kulikov Vasiliy committed
411
	for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
412
		if (cmd == sdvo_cmd_names[i].cmd) {
413
			BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
414 415 416
			break;
		}
	}
417 418 419 420 421 422 423 424
	if (i == ARRAY_SIZE(sdvo_cmd_names)) {
		BUF_PRINT("(%02X)", cmd);
	}
	BUG_ON(pos >= BUF_LEN - 1);
#undef BUF_PRINT
#undef BUF_LEN

	DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
425 426
}

427
static const char * const cmd_status_names[] = {
428 429 430 431 432 433 434 435 436
	"Power on",
	"Success",
	"Not supported",
	"Invalid arg",
	"Pending",
	"Target not specified",
	"Scaling not supported"
};

437 438 439
static bool __intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
				   const void *args, int args_len,
				   bool unlocked)
440
{
441 442 443 444
	u8 *buf, status;
	struct i2c_msg *msgs;
	int i, ret = true;

445
	/* Would be simpler to allocate both in one go ? */
446
	buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
447 448 449 450
	if (!buf)
		return false;

	msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
451
	if (!msgs) {
452
		kfree(buf);
453
		return false;
454
	}
455

456
	intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
457 458

	for (i = 0; i < args_len; i++) {
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
		msgs[i].addr = intel_sdvo->slave_addr;
		msgs[i].flags = 0;
		msgs[i].len = 2;
		msgs[i].buf = buf + 2 *i;
		buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
		buf[2*i + 1] = ((u8*)args)[i];
	}
	msgs[i].addr = intel_sdvo->slave_addr;
	msgs[i].flags = 0;
	msgs[i].len = 2;
	msgs[i].buf = buf + 2*i;
	buf[2*i + 0] = SDVO_I2C_OPCODE;
	buf[2*i + 1] = cmd;

	/* the following two are to read the response */
	status = SDVO_I2C_CMD_STATUS;
	msgs[i+1].addr = intel_sdvo->slave_addr;
	msgs[i+1].flags = 0;
	msgs[i+1].len = 1;
	msgs[i+1].buf = &status;

	msgs[i+2].addr = intel_sdvo->slave_addr;
	msgs[i+2].flags = I2C_M_RD;
	msgs[i+2].len = 1;
	msgs[i+2].buf = &status;

485 486 487 488
	if (unlocked)
		ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
	else
		ret = __i2c_transfer(intel_sdvo->i2c, msgs, i+3);
489 490
	if (ret < 0) {
		DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
491 492
		ret = false;
		goto out;
493 494 495 496
	}
	if (ret != i+3) {
		/* failure in I2C transfer */
		DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
497
		ret = false;
498 499
	}

500 501 502 503
out:
	kfree(msgs);
	kfree(buf);
	return ret;
504 505
}

506 507 508 509 510 511
static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
				 const void *args, int args_len)
{
	return __intel_sdvo_write_cmd(intel_sdvo, cmd, args, args_len, true);
}

512 513
static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
				     void *response, int response_len)
514
{
515
	u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
516
	u8 status;
517 518 519
	int i, pos = 0;
#define BUF_LEN 256
	char buffer[BUF_LEN];
520

521

522 523 524 525 526 527 528
	/*
	 * The documentation states that all commands will be
	 * processed within 15µs, and that we need only poll
	 * the status byte a maximum of 3 times in order for the
	 * command to be complete.
	 *
	 * Check 5 times in case the hardware failed to read the docs.
529 530 531 532 533 534 535 536 537
	 *
	 * Also beware that the first response by many devices is to
	 * reply PENDING and stall for time. TVs are notorious for
	 * requiring longer than specified to complete their replies.
	 * Originally (in the DDX long ago), the delay was only ever 15ms
	 * with an additional delay of 30ms applied for TVs added later after
	 * many experiments. To accommodate both sets of delays, we do a
	 * sequence of slow checks if the device is falling behind and fails
	 * to reply within 5*15µs.
538
	 */
539 540 541 542 543
	if (!intel_sdvo_read_byte(intel_sdvo,
				  SDVO_I2C_CMD_STATUS,
				  &status))
		goto log_fail;

544
	while ((status == SDVO_CMD_STATUS_PENDING ||
545
		status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
546 547 548 549 550
		if (retry < 10)
			msleep(15);
		else
			udelay(15);

551 552 553
		if (!intel_sdvo_read_byte(intel_sdvo,
					  SDVO_I2C_CMD_STATUS,
					  &status))
554 555
			goto log_fail;
	}
556

557 558 559
#define BUF_PRINT(args...) \
	pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)

560
	if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
561
		BUF_PRINT("(%s)", cmd_status_names[status]);
562
	else
563
		BUF_PRINT("(??? %d)", status);
564

565 566
	if (status != SDVO_CMD_STATUS_SUCCESS)
		goto log_fail;
567

568 569 570 571 572 573
	/* Read the command response */
	for (i = 0; i < response_len; i++) {
		if (!intel_sdvo_read_byte(intel_sdvo,
					  SDVO_I2C_RETURN_0 + i,
					  &((u8 *)response)[i]))
			goto log_fail;
574
		BUF_PRINT(" %02X", ((u8 *)response)[i]);
575
	}
576 577 578 579 580
	BUG_ON(pos >= BUF_LEN - 1);
#undef BUF_PRINT
#undef BUF_LEN

	DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
581
	return true;
582

583
log_fail:
584
	DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
585
	return false;
586 587
}

588
static int intel_sdvo_get_pixel_multiplier(const struct drm_display_mode *adjusted_mode)
589
{
590
	if (adjusted_mode->crtc_clock >= 100000)
591
		return 1;
592
	else if (adjusted_mode->crtc_clock >= 50000)
593 594 595 596 597
		return 2;
	else
		return 4;
}

598 599
static bool __intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
						u8 ddc_bus)
600
{
601
	/* This must be the immediately preceding write before the i2c xfer */
602 603 604
	return __intel_sdvo_write_cmd(intel_sdvo,
				      SDVO_CMD_SET_CONTROL_BUS_SWITCH,
				      &ddc_bus, 1, false);
605 606
}

607
static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
608
{
609 610 611 612
	if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
		return false;

	return intel_sdvo_read_response(intel_sdvo, NULL, 0);
613
}
614

615 616 617 618 619
static bool
intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
{
	if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
		return false;
620

621 622
	return intel_sdvo_read_response(intel_sdvo, value, len);
}
623

624 625 626 627 628 629
static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
{
	struct intel_sdvo_set_target_input_args targets = {0};
	return intel_sdvo_set_value(intel_sdvo,
				    SDVO_CMD_SET_TARGET_INPUT,
				    &targets, sizeof(targets));
630 631
}

632
/*
633 634 635 636 637
 * Return whether each input is trained.
 *
 * This function is making an assumption about the layout of the response,
 * which should be checked against the docs.
 */
638
static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
639 640 641
{
	struct intel_sdvo_get_trained_inputs_response response;

642
	BUILD_BUG_ON(sizeof(response) != 1);
643 644
	if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
				  &response, sizeof(response)))
645 646 647 648 649 650 651
		return false;

	*input_1 = response.input0_trained;
	*input_2 = response.input1_trained;
	return true;
}

652
static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
653 654
					  u16 outputs)
{
655 656 657
	return intel_sdvo_set_value(intel_sdvo,
				    SDVO_CMD_SET_ACTIVE_OUTPUTS,
				    &outputs, sizeof(outputs));
658 659
}

660 661 662 663 664 665 666 667
static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
					  u16 *outputs)
{
	return intel_sdvo_get_value(intel_sdvo,
				    SDVO_CMD_GET_ACTIVE_OUTPUTS,
				    outputs, sizeof(*outputs));
}

668
static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
669 670
					       int mode)
{
671
	u8 state = SDVO_ENCODER_STATE_ON;
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687

	switch (mode) {
	case DRM_MODE_DPMS_ON:
		state = SDVO_ENCODER_STATE_ON;
		break;
	case DRM_MODE_DPMS_STANDBY:
		state = SDVO_ENCODER_STATE_STANDBY;
		break;
	case DRM_MODE_DPMS_SUSPEND:
		state = SDVO_ENCODER_STATE_SUSPEND;
		break;
	case DRM_MODE_DPMS_OFF:
		state = SDVO_ENCODER_STATE_OFF;
		break;
	}

688 689
	return intel_sdvo_set_value(intel_sdvo,
				    SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
690 691
}

692
static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
693 694 695 696 697
						   int *clock_min,
						   int *clock_max)
{
	struct intel_sdvo_pixel_clock_range clocks;

698
	BUILD_BUG_ON(sizeof(clocks) != 4);
699 700 701
	if (!intel_sdvo_get_value(intel_sdvo,
				  SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
				  &clocks, sizeof(clocks)))
702 703 704 705 706 707 708 709
		return false;

	/* Convert the values from units of 10 kHz to kHz. */
	*clock_min = clocks.min * 10;
	*clock_max = clocks.max * 10;
	return true;
}

710
static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
711 712
					 u16 outputs)
{
713 714 715
	return intel_sdvo_set_value(intel_sdvo,
				    SDVO_CMD_SET_TARGET_OUTPUT,
				    &outputs, sizeof(outputs));
716 717
}

718
static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
719 720
				  struct intel_sdvo_dtd *dtd)
{
721 722
	return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
		intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
723 724
}

725 726 727 728 729 730 731
static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
				  struct intel_sdvo_dtd *dtd)
{
	return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
		intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
}

732
static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
733 734
					 struct intel_sdvo_dtd *dtd)
{
735
	return intel_sdvo_set_timing(intel_sdvo,
736 737 738
				     SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
}

739
static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
740 741
					 struct intel_sdvo_dtd *dtd)
{
742
	return intel_sdvo_set_timing(intel_sdvo,
743 744 745
				     SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
}

746 747 748 749 750 751 752
static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
					struct intel_sdvo_dtd *dtd)
{
	return intel_sdvo_get_timing(intel_sdvo,
				     SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
}

753
static bool
754
intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
755
					 struct intel_sdvo_connector *intel_sdvo_connector,
756 757 758 759 760 761
					 uint16_t clock,
					 uint16_t width,
					 uint16_t height)
{
	struct intel_sdvo_preferred_input_timing_args args;

762
	memset(&args, 0, sizeof(args));
763 764 765
	args.clock = clock;
	args.width = width;
	args.height = height;
766
	args.interlace = 0;
767

768
	if (IS_LVDS(intel_sdvo_connector) &&
769 770
	   (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
	    intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
771 772
		args.scaled = 1;

773 774 775
	return intel_sdvo_set_value(intel_sdvo,
				    SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
				    &args, sizeof(args));
776 777
}

778
static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
779 780
						  struct intel_sdvo_dtd *dtd)
{
781 782
	BUILD_BUG_ON(sizeof(dtd->part1) != 8);
	BUILD_BUG_ON(sizeof(dtd->part2) != 8);
783 784 785 786
	return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
				    &dtd->part1, sizeof(dtd->part1)) &&
		intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
				     &dtd->part2, sizeof(dtd->part2));
787
}
788

789
static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
790
{
791
	return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
792 793
}

794
static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
795
					 const struct drm_display_mode *mode)
796
{
797 798 799
	uint16_t width, height;
	uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
	uint16_t h_sync_offset, v_sync_offset;
800
	int mode_clock;
801

802 803
	memset(dtd, 0, sizeof(*dtd));

804 805
	width = mode->hdisplay;
	height = mode->vdisplay;
806 807

	/* do some mode translations */
808 809
	h_blank_len = mode->htotal - mode->hdisplay;
	h_sync_len = mode->hsync_end - mode->hsync_start;
810

811 812
	v_blank_len = mode->vtotal - mode->vdisplay;
	v_sync_len = mode->vsync_end - mode->vsync_start;
813

814 815
	h_sync_offset = mode->hsync_start - mode->hdisplay;
	v_sync_offset = mode->vsync_start - mode->vdisplay;
816

817 818 819 820
	mode_clock = mode->clock;
	mode_clock /= 10;
	dtd->part1.clock = mode_clock;

821 822 823
	dtd->part1.h_active = width & 0xff;
	dtd->part1.h_blank = h_blank_len & 0xff;
	dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
824
		((h_blank_len >> 8) & 0xf);
825 826 827
	dtd->part1.v_active = height & 0xff;
	dtd->part1.v_blank = v_blank_len & 0xff;
	dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
828 829
		((v_blank_len >> 8) & 0xf);

830
	dtd->part2.h_sync_off = h_sync_offset & 0xff;
831 832
	dtd->part2.h_sync_width = h_sync_len & 0xff;
	dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
833
		(v_sync_len & 0xf);
834
	dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
835 836 837
		((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
		((v_sync_len & 0x30) >> 4);

838
	dtd->part2.dtd_flags = 0x18;
839 840
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
841
	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
842
		dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
843
	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
844
		dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
845 846 847 848

	dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
}

849
static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
850
					 const struct intel_sdvo_dtd *dtd)
851
{
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
	struct drm_display_mode mode = {};

	mode.hdisplay = dtd->part1.h_active;
	mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
	mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
	mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
	mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
	mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
	mode.htotal = mode.hdisplay + dtd->part1.h_blank;
	mode.htotal += (dtd->part1.h_high & 0xf) << 8;

	mode.vdisplay = dtd->part1.v_active;
	mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
	mode.vsync_start = mode.vdisplay;
	mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
	mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
	mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
	mode.vsync_end = mode.vsync_start +
870
		(dtd->part2.v_sync_off_width & 0xf);
871 872 873
	mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
	mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
	mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
874

875
	mode.clock = dtd->part1.clock * 10;
876

877
	if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
878
		mode.flags |= DRM_MODE_FLAG_INTERLACE;
879
	if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
880
		mode.flags |= DRM_MODE_FLAG_PHSYNC;
881
	else
882
		mode.flags |= DRM_MODE_FLAG_NHSYNC;
883
	if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
884
		mode.flags |= DRM_MODE_FLAG_PVSYNC;
885
	else
886 887 888 889 890
		mode.flags |= DRM_MODE_FLAG_NVSYNC;

	drm_mode_set_crtcinfo(&mode, 0);

	drm_mode_copy(pmode, &mode);
891 892
}

893
static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
894
{
895
	struct intel_sdvo_encode encode;
896

897
	BUILD_BUG_ON(sizeof(encode) != 2);
898 899 900
	return intel_sdvo_get_value(intel_sdvo,
				  SDVO_CMD_GET_SUPP_ENCODE,
				  &encode, sizeof(encode));
901 902
}

903
static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
904
				  uint8_t mode)
905
{
906
	return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
907 908
}

909
static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
910 911
				       uint8_t mode)
{
912
	return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
913 914 915
}

#if 0
916
static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
917 918 919 920 921 922 923 924
{
	int i, j;
	uint8_t set_buf_index[2];
	uint8_t av_split;
	uint8_t buf_size;
	uint8_t buf[48];
	uint8_t *pos;

925
	intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
926 927 928

	for (i = 0; i <= av_split; i++) {
		set_buf_index[0] = i; set_buf_index[1] = 0;
929
		intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
930
				     set_buf_index, 2);
931 932
		intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
		intel_sdvo_read_response(encoder, &buf_size, 1);
933 934 935

		pos = buf;
		for (j = 0; j <= buf_size; j += 8) {
936
			intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
937
					     NULL, 0);
938
			intel_sdvo_read_response(encoder, pos, 8);
939 940 941 942 943 944
			pos += 8;
		}
	}
}
#endif

945 946
static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
				       unsigned if_index, uint8_t tx_rate,
947
				       const uint8_t *data, unsigned length)
948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
{
	uint8_t set_buf_index[2] = { if_index, 0 };
	uint8_t hbuf_size, tmp[8];
	int i;

	if (!intel_sdvo_set_value(intel_sdvo,
				  SDVO_CMD_SET_HBUF_INDEX,
				  set_buf_index, 2))
		return false;

	if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
				  &hbuf_size, 1))
		return false;

	/* Buffer size is 0 based, hooray! */
	hbuf_size++;

	DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
		      if_index, length, hbuf_size);

	for (i = 0; i < hbuf_size; i += 8) {
		memset(tmp, 0, 8);
		if (i < length)
			memcpy(tmp, data + i, min_t(unsigned, 8, length - i));

		if (!intel_sdvo_set_value(intel_sdvo,
					  SDVO_CMD_SET_HBUF_DATA,
					  tmp, 8))
			return false;
	}

	return intel_sdvo_set_value(intel_sdvo,
				    SDVO_CMD_SET_HBUF_TXRATE,
				    &tx_rate, 1);
}

984
static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
985
					 const struct intel_crtc_state *pipe_config)
986
{
987 988 989 990 991 992
	uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
	union hdmi_infoframe frame;
	int ret;
	ssize_t len;

	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
993 994
						       &pipe_config->base.adjusted_mode,
						       false);
995 996 997 998
	if (ret < 0) {
		DRM_ERROR("couldn't fill AVI infoframe\n");
		return false;
	}
999

1000
	if (intel_sdvo->rgb_quant_range_selectable) {
1001
		if (pipe_config->limited_color_range)
1002 1003
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_LIMITED;
1004
		else
1005 1006
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_FULL;
1007 1008
	}

1009 1010 1011
	len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
	if (len < 0)
		return false;
1012

1013 1014 1015
	return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
					  SDVO_HBUF_TX_VSYNC,
					  sdvo_data, sizeof(sdvo_data));
1016 1017
}

1018
static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo,
1019
				     const struct drm_connector_state *conn_state)
Zhenyu Wang's avatar
Zhenyu Wang committed
1020
{
1021
	struct intel_sdvo_tv_format format;
1022
	uint32_t format_map;
1023

1024
	format_map = 1 << conn_state->tv.mode;
1025
	memset(&format, 0, sizeof(format));
1026
	memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
1027

1028 1029 1030 1031
	BUILD_BUG_ON(sizeof(format) != 6);
	return intel_sdvo_set_value(intel_sdvo,
				    SDVO_CMD_SET_TV_FORMAT,
				    &format, sizeof(format));
Zhenyu Wang's avatar
Zhenyu Wang committed
1032 1033
}

1034 1035
static bool
intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
1036
					const struct drm_display_mode *mode)
1037
{
1038
	struct intel_sdvo_dtd output_dtd;
1039

1040 1041 1042
	if (!intel_sdvo_set_target_output(intel_sdvo,
					  intel_sdvo->attached_output))
		return false;
1043

1044 1045 1046
	intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
	if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
		return false;
1047

1048 1049 1050
	return true;
}

1051 1052 1053 1054
/*
 * Asks the sdvo controller for the preferred input mode given the output mode.
 * Unfortunately we have to set up the full output mode to do that.
 */
1055
static bool
1056
intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
1057
				    struct intel_sdvo_connector *intel_sdvo_connector,
1058
				    const struct drm_display_mode *mode,
1059
				    struct drm_display_mode *adjusted_mode)
1060
{
1061 1062
	struct intel_sdvo_dtd input_dtd;

1063 1064 1065
	/* Reset the input timing to the screen. Assume always input 0. */
	if (!intel_sdvo_set_target_input(intel_sdvo))
		return false;
1066

1067
	if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1068
						      intel_sdvo_connector,
1069 1070 1071 1072
						      mode->clock / 10,
						      mode->hdisplay,
						      mode->vdisplay))
		return false;
1073

1074
	if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
1075
						   &input_dtd))
1076
		return false;
1077

1078
	intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
1079
	intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
1080

1081 1082
	return true;
}
1083

1084
static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
1085
{
1086
	unsigned dotclock = pipe_config->port_clock;
1087 1088
	struct dpll *clock = &pipe_config->dpll;

1089 1090 1091 1092
	/*
	 * SDVO TV has fixed PLL values depend on its clock range,
	 * this mirrors vbios setting.
	 */
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
	if (dotclock >= 100000 && dotclock < 140500) {
		clock->p1 = 2;
		clock->p2 = 10;
		clock->n = 3;
		clock->m1 = 16;
		clock->m2 = 8;
	} else if (dotclock >= 140500 && dotclock <= 200000) {
		clock->p1 = 1;
		clock->p2 = 10;
		clock->n = 6;
		clock->m1 = 12;
		clock->m2 = 8;
	} else {
		WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
	}

	pipe_config->clock_set = true;
}

1112
static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
1113 1114
				      struct intel_crtc_state *pipe_config,
				      struct drm_connector_state *conn_state)
1115
{
1116
	struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1117 1118
	struct intel_sdvo_connector_state *intel_sdvo_state =
		to_intel_sdvo_connector_state(conn_state);
1119 1120
	struct intel_sdvo_connector *intel_sdvo_connector =
		to_intel_sdvo_connector(conn_state->connector);
1121 1122
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
	struct drm_display_mode *mode = &pipe_config->base.mode;
1123

1124 1125 1126
	DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
	pipe_config->pipe_bpp = 8*3;

1127
	if (HAS_PCH_SPLIT(to_i915(encoder->base.dev)))
1128 1129
		pipe_config->has_pch_encoder = true;

1130 1131
	/*
	 * We need to construct preferred input timings based on our
1132 1133 1134 1135
	 * output timings.  To do that, we have to set the output
	 * timings, even though this isn't really the right place in
	 * the sequence to do it. Oh well.
	 */
1136
	if (IS_TV(intel_sdvo_connector)) {
1137 1138
		if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
			return false;
1139

1140
		(void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1141
							   intel_sdvo_connector,
1142 1143
							   mode,
							   adjusted_mode);
1144
		pipe_config->sdvo_tv_clock = true;
1145
	} else if (IS_LVDS(intel_sdvo_connector)) {
1146
		if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
1147
							     intel_sdvo->sdvo_lvds_fixed_mode))
1148
			return false;
1149

1150
		(void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1151
							   intel_sdvo_connector,
1152 1153
							   mode,
							   adjusted_mode);
1154
	}
1155

1156 1157 1158
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return false;

1159 1160
	/*
	 * Make the CRTC code factor in the SDVO pixel multiplier.  The
1161
	 * SDVO device will factor out the multiplier during mode_set.
1162
	 */
1163 1164
	pipe_config->pixel_multiplier =
		intel_sdvo_get_pixel_multiplier(adjusted_mode);
1165

1166
	if (intel_sdvo_state->base.force_audio != HDMI_AUDIO_OFF_DVI)
1167 1168
		pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;

1169 1170
	if (intel_sdvo_state->base.force_audio == HDMI_AUDIO_ON ||
	    (intel_sdvo_state->base.force_audio == HDMI_AUDIO_AUTO && intel_sdvo->has_hdmi_audio))
1171
		pipe_config->has_audio = true;
1172

1173
	if (intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1174 1175 1176 1177 1178 1179
		/*
		 * See CEA-861-E - 5.1 Default Encoding Parameters
		 *
		 * FIXME: This bit is only valid when using TMDS encoding and 8
		 * bit per color mode.
		 */
1180
		if (pipe_config->has_hdmi_sink &&
1181
		    drm_match_cea_mode(adjusted_mode) > 1)
1182 1183
			pipe_config->limited_color_range = true;
	} else {
1184
		if (pipe_config->has_hdmi_sink &&
1185
		    intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED)
1186
			pipe_config->limited_color_range = true;
1187 1188
	}

1189
	/* Clock computation needs to happen after pixel multiplier. */
1190
	if (IS_TV(intel_sdvo_connector))
1191 1192
		i9xx_adjust_sdvo_tv_clock(pipe_config);

1193
	/* Set user selected PAR to incoming mode's member */
1194
	if (intel_sdvo_connector->is_hdmi)
1195
		adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
1196

1197 1198 1199
	return true;
}

1200 1201 1202 1203 1204 1205 1206
#define UPDATE_PROPERTY(input, NAME) \
	do { \
		val = input; \
		intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_##NAME, &val, sizeof(val)); \
	} while (0)

static void intel_sdvo_update_props(struct intel_sdvo *intel_sdvo,
1207
				    const struct intel_sdvo_connector_state *sdvo_state)
1208
{
1209
	const struct drm_connector_state *conn_state = &sdvo_state->base.base;
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
	struct intel_sdvo_connector *intel_sdvo_conn =
		to_intel_sdvo_connector(conn_state->connector);
	uint16_t val;

	if (intel_sdvo_conn->left)
		UPDATE_PROPERTY(sdvo_state->tv.overscan_h, OVERSCAN_H);

	if (intel_sdvo_conn->top)
		UPDATE_PROPERTY(sdvo_state->tv.overscan_v, OVERSCAN_V);

	if (intel_sdvo_conn->hpos)
		UPDATE_PROPERTY(sdvo_state->tv.hpos, HPOS);

	if (intel_sdvo_conn->vpos)
		UPDATE_PROPERTY(sdvo_state->tv.vpos, VPOS);

	if (intel_sdvo_conn->saturation)
		UPDATE_PROPERTY(conn_state->tv.saturation, SATURATION);

	if (intel_sdvo_conn->contrast)
		UPDATE_PROPERTY(conn_state->tv.contrast, CONTRAST);

	if (intel_sdvo_conn->hue)
		UPDATE_PROPERTY(conn_state->tv.hue, HUE);

	if (intel_sdvo_conn->brightness)
		UPDATE_PROPERTY(conn_state->tv.brightness, BRIGHTNESS);

	if (intel_sdvo_conn->sharpness)
		UPDATE_PROPERTY(sdvo_state->tv.sharpness, SHARPNESS);

	if (intel_sdvo_conn->flicker_filter)
		UPDATE_PROPERTY(sdvo_state->tv.flicker_filter, FLICKER_FILTER);

	if (intel_sdvo_conn->flicker_filter_2d)
		UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_2d, FLICKER_FILTER_2D);

	if (intel_sdvo_conn->flicker_filter_adaptive)
		UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);

	if (intel_sdvo_conn->tv_chroma_filter)
		UPDATE_PROPERTY(sdvo_state->tv.chroma_filter, TV_CHROMA_FILTER);

	if (intel_sdvo_conn->tv_luma_filter)
		UPDATE_PROPERTY(sdvo_state->tv.luma_filter, TV_LUMA_FILTER);

	if (intel_sdvo_conn->dot_crawl)
		UPDATE_PROPERTY(sdvo_state->tv.dot_crawl, DOT_CRAWL);

#undef UPDATE_PROPERTY
}

1262
static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder,
1263 1264
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
1265
{
1266
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
1267 1268
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
	const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
1269 1270
	const struct intel_sdvo_connector_state *sdvo_state =
		to_intel_sdvo_connector_state(conn_state);
1271 1272
	const struct intel_sdvo_connector *intel_sdvo_connector =
		to_intel_sdvo_connector(conn_state->connector);
1273
	const struct drm_display_mode *mode = &crtc_state->base.mode;
1274
	struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
1275
	u32 sdvox;
1276
	struct intel_sdvo_in_out_map in_out;
1277
	struct intel_sdvo_dtd input_dtd, output_dtd;
1278
	int rate;
1279

1280 1281
	intel_sdvo_update_props(intel_sdvo, sdvo_state);

1282 1283
	/*
	 * First, set the input mapping for the first input to our controlled
1284 1285 1286 1287 1288
	 * output. This is only correct if we're a single-input device, in
	 * which case the first input is the output from the appropriate SDVO
	 * channel on the motherboard.  In a two-input device, the first input
	 * will be SDVOB and the second SDVOC.
	 */
1289
	in_out.in0 = intel_sdvo->attached_output;
1290 1291
	in_out.in1 = 0;

1292 1293 1294
	intel_sdvo_set_value(intel_sdvo,
			     SDVO_CMD_SET_IN_OUT_MAP,
			     &in_out, sizeof(in_out));
1295

1296 1297 1298 1299
	/* Set the output timings to the screen */
	if (!intel_sdvo_set_target_output(intel_sdvo,
					  intel_sdvo->attached_output))
		return;
1300

1301
	/* lvds has a special fixed output timing. */
1302
	if (IS_LVDS(intel_sdvo_connector))
1303 1304 1305 1306
		intel_sdvo_get_dtd_from_mode(&output_dtd,
					     intel_sdvo->sdvo_lvds_fixed_mode);
	else
		intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1307 1308 1309
	if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
		DRM_INFO("Setting output timings on %s failed\n",
			 SDVO_NAME(intel_sdvo));
1310 1311

	/* Set the input timing to the screen. Assume always input 0. */
1312 1313
	if (!intel_sdvo_set_target_input(intel_sdvo))
		return;
1314

1315
	if (crtc_state->has_hdmi_sink) {
1316 1317 1318
		intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
		intel_sdvo_set_colorimetry(intel_sdvo,
					   SDVO_COLORIMETRY_RGB256);
1319
		intel_sdvo_set_avi_infoframe(intel_sdvo, crtc_state);
1320 1321
	} else
		intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang's avatar
Zhenyu Wang committed
1322

1323
	if (IS_TV(intel_sdvo_connector) &&
1324
	    !intel_sdvo_set_tv_format(intel_sdvo, conn_state))
1325
		return;
1326

1327
	intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
1328

1329
	if (IS_TV(intel_sdvo_connector) || IS_LVDS(intel_sdvo_connector))
1330
		input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
1331 1332 1333
	if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
		DRM_INFO("Setting input timings on %s failed\n",
			 SDVO_NAME(intel_sdvo));
1334

1335
	switch (crtc_state->pixel_multiplier) {
1336
	default:
1337
		WARN(1, "unknown pixel multiplier specified\n");
1338
		/* fall through */
1339 1340 1341
	case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
	case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
	case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
1342
	}
1343 1344
	if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
		return;
1345 1346

	/* Set the SDVO control regs. */
1347
	if (INTEL_GEN(dev_priv) >= 4) {
1348 1349 1350
		/* The real mode polarity is set by the SDVO commands, using
		 * struct intel_sdvo_dtd. */
		sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
1351
		if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
1352
			sdvox |= HDMI_COLOR_RANGE_16_235;
1353
		if (INTEL_GEN(dev_priv) < 5)
1354
			sdvox |= SDVO_BORDER_ENABLE;
1355
	} else {
1356
		sdvox = I915_READ(intel_sdvo->sdvo_reg);
1357
		if (intel_sdvo->port == PORT_B)
1358
			sdvox &= SDVOB_PRESERVE_MASK;
1359
		else
1360 1361 1362
			sdvox &= SDVOC_PRESERVE_MASK;
		sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
	}
1363

1364
	if (HAS_PCH_CPT(dev_priv))
1365
		sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
1366
	else
1367
		sdvox |= SDVO_PIPE_SEL(crtc->pipe);
1368

1369 1370
	if (crtc_state->has_audio) {
		WARN_ON_ONCE(INTEL_GEN(dev_priv) < 4);
1371
		sdvox |= SDVO_AUDIO_ENABLE;
1372
	}
1373

1374
	if (INTEL_GEN(dev_priv) >= 4) {
1375
		/* done in crtc_mode_set as the dpll_md reg must be written early */
1376
	} else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
1377
		   IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
1378
		/* done in crtc_mode_set as it lives inside the dpll register */
1379
	} else {
1380
		sdvox |= (crtc_state->pixel_multiplier - 1)
1381
			<< SDVO_PORT_MULTIPLY_SHIFT;
1382 1383
	}

1384
	if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1385
	    INTEL_GEN(dev_priv) < 5)
1386
		sdvox |= SDVO_STALL_SELECT;
1387
	intel_sdvo_write_sdvox(intel_sdvo, sdvox);
1388 1389
}

1390
static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
1391
{
1392 1393 1394
	struct intel_sdvo_connector *intel_sdvo_connector =
		to_intel_sdvo_connector(&connector->base);
	struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
1395
	u16 active_outputs = 0;
1396 1397 1398

	intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);

1399
	return active_outputs & intel_sdvo_connector->output_flag;
1400 1401
}

1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t sdvo_reg, enum pipe *pipe)
{
	u32 val;

	val = I915_READ(sdvo_reg);

	/* asserts want to know the pipe even if the port is disabled */
	if (HAS_PCH_CPT(dev_priv))
		*pipe = (val & SDVO_PIPE_SEL_MASK_CPT) >> SDVO_PIPE_SEL_SHIFT_CPT;
	else if (IS_CHERRYVIEW(dev_priv))
		*pipe = (val & SDVO_PIPE_SEL_MASK_CHV) >> SDVO_PIPE_SEL_SHIFT_CHV;
	else
		*pipe = (val & SDVO_PIPE_SEL_MASK) >> SDVO_PIPE_SEL_SHIFT;

	return val & SDVO_ENABLE;
}

1420 1421 1422
static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
{
1423
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1424
	struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1425
	u16 active_outputs = 0;
1426
	bool ret;
1427

1428
	intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1429

1430
	ret = intel_sdvo_port_enabled(dev_priv, intel_sdvo->sdvo_reg, pipe);
1431

1432
	return ret || active_outputs;
1433 1434
}

1435
static void intel_sdvo_get_config(struct intel_encoder *encoder,
1436
				  struct intel_crtc_state *pipe_config)
1437
{
1438
	struct drm_device *dev = encoder->base.dev;
1439
	struct drm_i915_private *dev_priv = to_i915(dev);
1440
	struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1441
	struct intel_sdvo_dtd dtd;
1442
	int encoder_pixel_multiplier = 0;
1443
	int dotclock;
1444 1445
	u32 flags = 0, sdvox;
	u8 val;
1446 1447
	bool ret;

1448 1449
	pipe_config->output_types |= BIT(INTEL_OUTPUT_SDVO);

1450 1451
	sdvox = I915_READ(intel_sdvo->sdvo_reg);

1452 1453
	ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
	if (!ret) {
1454 1455 1456 1457
		/*
		 * Some sdvo encoders are not spec compliant and don't
		 * implement the mandatory get_timings function.
		 */
1458
		DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
1459 1460 1461 1462 1463 1464
		pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
	} else {
		if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1465

1466 1467 1468 1469
		if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
1470 1471
	}

1472
	pipe_config->base.adjusted_mode.flags |= flags;
1473

1474 1475 1476 1477 1478 1479 1480
	/*
	 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
	 * the sdvo port register, on all other platforms it is part of the dpll
	 * state. Since the general pipe state readout happens before the
	 * encoder->get_config we so already have a valid pixel multplier on all
	 * other platfroms.
	 */
1481
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
1482 1483 1484 1485
		pipe_config->pixel_multiplier =
			((sdvox & SDVO_PORT_MULTIPLY_MASK)
			 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
	}
1486

1487
	dotclock = pipe_config->port_clock;
1488

1489 1490
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;
1491

1492
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
1493

1494
	/* Cross check the port pixel multiplier with the sdvo encoder state. */
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
	if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
				 &val, 1)) {
		switch (val) {
		case SDVO_CLOCK_RATE_MULT_1X:
			encoder_pixel_multiplier = 1;
			break;
		case SDVO_CLOCK_RATE_MULT_2X:
			encoder_pixel_multiplier = 2;
			break;
		case SDVO_CLOCK_RATE_MULT_4X:
			encoder_pixel_multiplier = 4;
			break;
		}
1508
	}
1509

1510 1511 1512
	if (sdvox & HDMI_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

1513 1514 1515
	if (sdvox & SDVO_AUDIO_ENABLE)
		pipe_config->has_audio = true;

1516 1517 1518 1519 1520 1521
	if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
				 &val, 1)) {
		if (val == SDVO_ENCODE_HDMI)
			pipe_config->has_hdmi_sink = true;
	}

1522 1523 1524
	WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
	     "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
	     pipe_config->pixel_multiplier, encoder_pixel_multiplier);
1525 1526
}

1527
static void intel_disable_sdvo(struct intel_encoder *encoder,
1528 1529
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *conn_state)
1530
{
1531
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1532
	struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1533
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
1534 1535 1536 1537 1538 1539 1540 1541
	u32 temp;

	intel_sdvo_set_active_outputs(intel_sdvo, 0);
	if (0)
		intel_sdvo_set_encoder_power_state(intel_sdvo,
						   DRM_MODE_DPMS_OFF);

	temp = I915_READ(intel_sdvo->sdvo_reg);
1542

1543 1544 1545 1546 1547 1548 1549 1550 1551
	temp &= ~SDVO_ENABLE;
	intel_sdvo_write_sdvox(intel_sdvo, temp);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching DP port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
1552 1553 1554 1555 1556 1557 1558
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

1559 1560
		temp &= ~SDVO_PIPE_SEL_MASK;
		temp |= SDVO_ENABLE | SDVO_PIPE_SEL(PIPE_A);
1561 1562 1563 1564
		intel_sdvo_write_sdvox(intel_sdvo, temp);

		temp &= ~SDVO_ENABLE;
		intel_sdvo_write_sdvox(intel_sdvo, temp);
1565

1566
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
1567 1568
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1569 1570 1571
	}
}

1572
static void pch_disable_sdvo(struct intel_encoder *encoder,
1573 1574
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
1575 1576 1577
{
}

1578
static void pch_post_disable_sdvo(struct intel_encoder *encoder,
1579 1580
				  const struct intel_crtc_state *old_crtc_state,
				  const struct drm_connector_state *old_conn_state)
1581
{
1582
	intel_disable_sdvo(encoder, old_crtc_state, old_conn_state);
1583 1584
}

1585
static void intel_enable_sdvo(struct intel_encoder *encoder,
1586 1587
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
1588 1589
{
	struct drm_device *dev = encoder->base.dev;
1590
	struct drm_i915_private *dev_priv = to_i915(dev);
1591
	struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1592
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1593
	u32 temp;
1594 1595
	bool input1, input2;
	int i;
1596
	bool success;
1597 1598

	temp = I915_READ(intel_sdvo->sdvo_reg);
1599 1600
	temp |= SDVO_ENABLE;
	intel_sdvo_write_sdvox(intel_sdvo, temp);
1601

1602
	for (i = 0; i < 2; i++)
1603
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
1604

1605
	success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
1606 1607 1608
	/*
	 * Warn if the device reported failure to sync.
	 *
1609 1610 1611
	 * A lot of SDVO devices fail to notify of sync, but it's
	 * a given it the status is a success, we succeeded.
	 */
1612
	if (success && !input1) {
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
		DRM_DEBUG_KMS("First %s output reported failure to "
				"sync\n", SDVO_NAME(intel_sdvo));
	}

	if (0)
		intel_sdvo_set_encoder_power_state(intel_sdvo,
						   DRM_MODE_DPMS_ON);
	intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
}

1623 1624 1625
static enum drm_mode_status
intel_sdvo_mode_valid(struct drm_connector *connector,
		      struct drm_display_mode *mode)
1626
{
1627
	struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1628 1629
	struct intel_sdvo_connector *intel_sdvo_connector =
		to_intel_sdvo_connector(connector);
1630
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
1631

1632 1633 1634
	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

1635
	if (intel_sdvo->pixel_clock_min > mode->clock)
1636 1637
		return MODE_CLOCK_LOW;

1638
	if (intel_sdvo->pixel_clock_max < mode->clock)
1639 1640
		return MODE_CLOCK_HIGH;

1641 1642 1643
	if (mode->clock > max_dotclk)
		return MODE_CLOCK_HIGH;

1644
	if (IS_LVDS(intel_sdvo_connector)) {
1645
		if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
1646 1647
			return MODE_PANEL;

1648
		if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
1649 1650 1651
			return MODE_PANEL;
	}

1652 1653 1654
	return MODE_OK;
}

1655
static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
1656
{
1657
	BUILD_BUG_ON(sizeof(*caps) != 8);
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
	if (!intel_sdvo_get_value(intel_sdvo,
				  SDVO_CMD_GET_DEVICE_CAPS,
				  caps, sizeof(*caps)))
		return false;

	DRM_DEBUG_KMS("SDVO capabilities:\n"
		      "  vendor_id: %d\n"
		      "  device_id: %d\n"
		      "  device_rev_id: %d\n"
		      "  sdvo_version_major: %d\n"
		      "  sdvo_version_minor: %d\n"
		      "  sdvo_inputs_mask: %d\n"
		      "  smooth_scaling: %d\n"
		      "  sharp_scaling: %d\n"
		      "  up_scaling: %d\n"
		      "  down_scaling: %d\n"
		      "  stall_support: %d\n"
		      "  output_flags: %d\n",
		      caps->vendor_id,
		      caps->device_id,
		      caps->device_rev_id,
		      caps->sdvo_version_major,
		      caps->sdvo_version_minor,
		      caps->sdvo_inputs_mask,
		      caps->smooth_scaling,
		      caps->sharp_scaling,
		      caps->up_scaling,
		      caps->down_scaling,
		      caps->stall_support,
		      caps->output_flags);

	return true;
1690 1691
}

1692
static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
1693
{
1694
	struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
1695
	uint16_t hotplug;
1696

1697
	if (!I915_HAS_HOTPLUG(dev_priv))
1698 1699
		return 0;

1700 1701 1702 1703
	/*
	 * HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
	 * on the line.
	 */
1704
	if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1705
		return 0;
1706

1707 1708 1709
	if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
					&hotplug, sizeof(hotplug)))
		return 0;
1710

1711
	return hotplug;
1712 1713
}

1714
static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
1715
{
1716
	struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
1717

1718
	intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1719 1720 1721 1722 1723 1724 1725 1726 1727
			     &intel_sdvo->hotplug_active, 2);
}

static bool intel_sdvo_hotplug(struct intel_encoder *encoder,
			       struct intel_connector *connector)
{
	intel_sdvo_enable_hotplug(encoder);

	return intel_encoder_hotplug(encoder, connector);
1728 1729
}

1730
static bool
1731
intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
1732
{
1733
	/* Is there more than one type of output? */
1734
	return hweight16(intel_sdvo->caps.output_flags) > 1;
1735 1736
}

1737
static struct edid *
1738
intel_sdvo_get_edid(struct drm_connector *connector)
1739
{
1740 1741
	struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
	return drm_get_edid(connector, &sdvo->ddc);
1742 1743
}

1744 1745 1746 1747
/* Mac mini hack -- use the same DDC as the analog connector */
static struct edid *
intel_sdvo_get_analog_edid(struct drm_connector *connector)
{
1748
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
1749

1750
	return drm_get_edid(connector,
1751
			    intel_gmbus_get_adapter(dev_priv,
1752
						    dev_priv->vbt.crt_ddc_pin));
1753 1754
}

1755
static enum drm_connector_status
1756
intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
1757
{
1758
	struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1759 1760
	struct intel_sdvo_connector *intel_sdvo_connector =
		to_intel_sdvo_connector(connector);
1761 1762
	enum drm_connector_status status;
	struct edid *edid;
1763

1764
	edid = intel_sdvo_get_edid(connector);
1765

1766
	if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
1767
		u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
1768

1769 1770 1771 1772
		/*
		 * Don't use the 1 as the argument of DDC bus switch to get
		 * the EDID. It is used for SDVO SPD ROM.
		 */
1773
		for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
1774 1775 1776
			intel_sdvo->ddc_bus = ddc;
			edid = intel_sdvo_get_edid(connector);
			if (edid)
1777 1778
				break;
		}
1779 1780 1781 1782 1783 1784
		/*
		 * If we found the EDID on the other bus,
		 * assume that is the correct DDC bus.
		 */
		if (edid == NULL)
			intel_sdvo->ddc_bus = saved_ddc;
1785
	}
1786 1787 1788 1789

	/*
	 * When there is no edid and no monitor is connected with VGA
	 * port, try to use the CRT ddc to read the EDID for DVI-connector.
1790
	 */
1791 1792
	if (edid == NULL)
		edid = intel_sdvo_get_analog_edid(connector);
1793

1794
	status = connector_status_unknown;
1795
	if (edid != NULL) {
1796
		/* DDC bus is shared, match EDID to connector type */
1797 1798
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
			status = connector_status_connected;
1799
			if (intel_sdvo_connector->is_hdmi) {
1800 1801
				intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
				intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
1802 1803
				intel_sdvo->rgb_quant_range_selectable =
					drm_rgb_quant_range_selectable(edid);
1804
			}
1805 1806
		} else
			status = connector_status_disconnected;
1807 1808
		kfree(edid);
	}
1809

1810
	return status;
1811 1812
}

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
static bool
intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
				  struct edid *edid)
{
	bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
	bool connector_is_digital = !!IS_DIGITAL(sdvo);

	DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
		      connector_is_digital, monitor_is_digital);
	return connector_is_digital == monitor_is_digital;
}

1825
static enum drm_connector_status
1826
intel_sdvo_detect(struct drm_connector *connector, bool force)
1827
{
1828
	uint16_t response;
1829
	struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1830
	struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
1831
	enum drm_connector_status ret;
1832

1833
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1834
		      connector->base.id, connector->name);
1835

1836 1837 1838
	if (!intel_sdvo_get_value(intel_sdvo,
				  SDVO_CMD_GET_ATTACHED_DISPLAYS,
				  &response, 2))
1839
		return connector_status_unknown;
1840

1841 1842 1843
	DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
		      response & 0xff, response >> 8,
		      intel_sdvo_connector->output_flag);
1844

1845
	if (response == 0)
1846
		return connector_status_disconnected;
1847

1848
	intel_sdvo->attached_output = response;
1849

1850 1851
	intel_sdvo->has_hdmi_monitor = false;
	intel_sdvo->has_hdmi_audio = false;
1852
	intel_sdvo->rgb_quant_range_selectable = false;
1853

1854
	if ((intel_sdvo_connector->output_flag & response) == 0)
1855
		ret = connector_status_disconnected;
1856
	else if (IS_TMDS(intel_sdvo_connector))
1857
		ret = intel_sdvo_tmds_sink_detect(connector);
1858 1859 1860 1861 1862 1863 1864 1865
	else {
		struct edid *edid;

		/* if we have an edid check it matches the connection */
		edid = intel_sdvo_get_edid(connector);
		if (edid == NULL)
			edid = intel_sdvo_get_analog_edid(connector);
		if (edid != NULL) {
1866 1867
			if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
							      edid))
1868
				ret = connector_status_connected;
1869 1870 1871
			else
				ret = connector_status_disconnected;

1872 1873 1874 1875
			kfree(edid);
		} else
			ret = connector_status_connected;
	}
1876 1877

	return ret;
1878 1879
}

1880
static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
1881
{
1882
	struct edid *edid;
1883

1884
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1885
		      connector->base.id, connector->name);
1886

1887
	/* set the bus switch and get the modes */
1888
	edid = intel_sdvo_get_edid(connector);
1889

1890 1891 1892 1893 1894
	/*
	 * Mac mini hack.  On this device, the DVI-I connector shares one DDC
	 * link between analog and digital outputs. So, if the regular SDVO
	 * DDC fails, check to see if the analog output is disconnected, in
	 * which case we'll look there for the digital DDC data.
1895
	 */
1896 1897 1898
	if (edid == NULL)
		edid = intel_sdvo_get_analog_edid(connector);

1899
	if (edid != NULL) {
1900 1901
		if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
						      edid)) {
1902
			drm_connector_update_edid_property(connector, edid);
1903 1904
			drm_add_edid_modes(connector, edid);
		}
1905

1906
		kfree(edid);
1907 1908 1909 1910 1911 1912 1913 1914
	}
}

/*
 * Set of SDVO TV modes.
 * Note!  This is in reply order (see loop in get_tv_modes).
 * XXX: all 60Hz refresh?
 */
1915
static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang's avatar
Zhenyu Wang committed
1916 1917
	{ DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
		   416, 0, 200, 201, 232, 233, 0,
1918
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1919 1920
	{ DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
		   416, 0, 240, 241, 272, 273, 0,
1921
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1922 1923
	{ DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
		   496, 0, 300, 301, 332, 333, 0,
1924
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1925 1926
	{ DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
		   736, 0, 350, 351, 382, 383, 0,
1927
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1928 1929
	{ DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
		   736, 0, 400, 401, 432, 433, 0,
1930
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1931 1932
	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
		   736, 0, 480, 481, 512, 513, 0,
1933
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1934 1935
	{ DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
		   800, 0, 480, 481, 512, 513, 0,
1936
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1937 1938
	{ DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
		   800, 0, 576, 577, 608, 609, 0,
1939
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1940 1941
	{ DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
		   816, 0, 350, 351, 382, 383, 0,
1942
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1943 1944
	{ DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
		   816, 0, 400, 401, 432, 433, 0,
1945
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1946 1947
	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
		   816, 0, 480, 481, 512, 513, 0,
1948
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1949 1950
	{ DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
		   816, 0, 540, 541, 572, 573, 0,
1951
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1952 1953
	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
		   816, 0, 576, 577, 608, 609, 0,
1954
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1955 1956
	{ DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
		   864, 0, 576, 577, 608, 609, 0,
1957
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1958 1959
	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
		   896, 0, 600, 601, 632, 633, 0,
1960
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1961 1962
	{ DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
		   928, 0, 624, 625, 656, 657, 0,
1963
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1964 1965
	{ DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
		   1016, 0, 766, 767, 798, 799, 0,
1966
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1967 1968
	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
		   1120, 0, 768, 769, 800, 801, 0,
1969
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang's avatar
Zhenyu Wang committed
1970 1971
	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
		   1376, 0, 1024, 1025, 1056, 1057, 0,
1972 1973 1974 1975 1976
		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
};

static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
{
1977
	struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1978
	const struct drm_connector_state *conn_state = connector->state;
Zhenyu Wang's avatar
Zhenyu Wang committed
1979
	struct intel_sdvo_sdtv_resolution_request tv_res;
1980 1981
	uint32_t reply = 0, format_map = 0;
	int i;
1982

1983
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1984
		      connector->base.id, connector->name);
1985

1986 1987
	/*
	 * Read the list of supported input resolutions for the selected TV
1988 1989
	 * format.
	 */
1990
	format_map = 1 << conn_state->tv.mode;
1991
	memcpy(&tv_res, &format_map,
1992
	       min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
1993

1994 1995
	if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
		return;
1996

1997
	BUILD_BUG_ON(sizeof(tv_res) != 3);
1998 1999
	if (!intel_sdvo_write_cmd(intel_sdvo,
				  SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
2000 2001 2002
				  &tv_res, sizeof(tv_res)))
		return;
	if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
2003 2004 2005
		return;

	for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang's avatar
Zhenyu Wang committed
2006 2007 2008
		if (reply & (1 << i)) {
			struct drm_display_mode *nmode;
			nmode = drm_mode_duplicate(connector->dev,
2009
						   &sdvo_tv_modes[i]);
Zhenyu Wang's avatar
Zhenyu Wang committed
2010 2011 2012
			if (nmode)
				drm_mode_probed_add(connector, nmode);
		}
2013 2014
}

2015 2016
static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
{
2017
	struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
2018
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2019
	struct drm_display_mode *newmode;
2020

2021
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
2022
		      connector->base.id, connector->name);
2023

2024
	/*
2025
	 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
2026
	 * SDVO->LVDS transcoders can't cope with the EDID mode.
2027
	 */
2028
	if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
2029
		newmode = drm_mode_duplicate(connector->dev,
2030
					     dev_priv->vbt.sdvo_lvds_vbt_mode);
2031 2032 2033 2034 2035 2036 2037
		if (newmode != NULL) {
			/* Guarantee the mode is preferred */
			newmode->type = (DRM_MODE_TYPE_PREFERRED |
					 DRM_MODE_TYPE_DRIVER);
			drm_mode_probed_add(connector, newmode);
		}
	}
2038

2039 2040 2041 2042 2043 2044
	/*
	 * Attempt to get the mode list from DDC.
	 * Assume that the preferred modes are
	 * arranged in priority order.
	 */
	intel_ddc_get_modes(connector, &intel_sdvo->ddc);
2045 2046
}

2047 2048
static int intel_sdvo_get_modes(struct drm_connector *connector)
{
2049
	struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
2050

2051
	if (IS_TV(intel_sdvo_connector))
2052
		intel_sdvo_get_tv_modes(connector);
2053
	else if (IS_LVDS(intel_sdvo_connector))
2054
		intel_sdvo_get_lvds_modes(connector);
2055 2056 2057
	else
		intel_sdvo_get_ddc_modes(connector);

2058
	return !list_empty(&connector->probed_modes);
2059 2060 2061 2062
}

static void intel_sdvo_destroy(struct drm_connector *connector)
{
2063
	struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
2064 2065

	drm_connector_cleanup(connector);
2066
	kfree(intel_sdvo_connector);
2067 2068
}

2069
static int
2070 2071 2072 2073
intel_sdvo_connector_atomic_get_property(struct drm_connector *connector,
					 const struct drm_connector_state *state,
					 struct drm_property *property,
					 uint64_t *val)
2074
{
2075
	struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
2076
	const struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state((void *)state);
2077 2078

	if (property == intel_sdvo_connector->tv_format) {
2079
		int i;
2080

2081 2082 2083
		for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
			if (state->tv.mode == intel_sdvo_connector->tv_format_supported[i]) {
				*val = i;
2084

2085
				return 0;
2086
			}
2087

2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
		WARN_ON(1);
		*val = 0;
	} else if (property == intel_sdvo_connector->top ||
		   property == intel_sdvo_connector->bottom)
		*val = intel_sdvo_connector->max_vscan - sdvo_state->tv.overscan_v;
	else if (property == intel_sdvo_connector->left ||
		 property == intel_sdvo_connector->right)
		*val = intel_sdvo_connector->max_hscan - sdvo_state->tv.overscan_h;
	else if (property == intel_sdvo_connector->hpos)
		*val = sdvo_state->tv.hpos;
	else if (property == intel_sdvo_connector->vpos)
		*val = sdvo_state->tv.vpos;
	else if (property == intel_sdvo_connector->saturation)
		*val = state->tv.saturation;
	else if (property == intel_sdvo_connector->contrast)
		*val = state->tv.contrast;
	else if (property == intel_sdvo_connector->hue)
		*val = state->tv.hue;
	else if (property == intel_sdvo_connector->brightness)
		*val = state->tv.brightness;
	else if (property == intel_sdvo_connector->sharpness)
		*val = sdvo_state->tv.sharpness;
	else if (property == intel_sdvo_connector->flicker_filter)
		*val = sdvo_state->tv.flicker_filter;
	else if (property == intel_sdvo_connector->flicker_filter_2d)
		*val = sdvo_state->tv.flicker_filter_2d;
	else if (property == intel_sdvo_connector->flicker_filter_adaptive)
		*val = sdvo_state->tv.flicker_filter_adaptive;
	else if (property == intel_sdvo_connector->tv_chroma_filter)
		*val = sdvo_state->tv.chroma_filter;
	else if (property == intel_sdvo_connector->tv_luma_filter)
		*val = sdvo_state->tv.luma_filter;
	else if (property == intel_sdvo_connector->dot_crawl)
		*val = sdvo_state->tv.dot_crawl;
	else
		return intel_digital_connector_atomic_get_property(connector, state, property, val);
2124

2125 2126
	return 0;
}
2127

2128 2129 2130 2131 2132 2133 2134 2135
static int
intel_sdvo_connector_atomic_set_property(struct drm_connector *connector,
					 struct drm_connector_state *state,
					 struct drm_property *property,
					 uint64_t val)
{
	struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
	struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state(state);
2136

2137 2138
	if (property == intel_sdvo_connector->tv_format) {
		state->tv.mode = intel_sdvo_connector->tv_format_supported[val];
2139

2140 2141 2142
		if (state->crtc) {
			struct drm_crtc_state *crtc_state =
				drm_atomic_get_new_crtc_state(state->state, state->crtc);
2143

2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
			crtc_state->connectors_changed = true;
		}
	} else if (property == intel_sdvo_connector->top ||
		   property == intel_sdvo_connector->bottom)
		/* Cannot set these independent from each other */
		sdvo_state->tv.overscan_v = intel_sdvo_connector->max_vscan - val;
	else if (property == intel_sdvo_connector->left ||
		 property == intel_sdvo_connector->right)
		/* Cannot set these independent from each other */
		sdvo_state->tv.overscan_h = intel_sdvo_connector->max_hscan - val;
	else if (property == intel_sdvo_connector->hpos)
		sdvo_state->tv.hpos = val;
	else if (property == intel_sdvo_connector->vpos)
		sdvo_state->tv.vpos = val;
	else if (property == intel_sdvo_connector->saturation)
		state->tv.saturation = val;
	else if (property == intel_sdvo_connector->contrast)
		state->tv.contrast = val;
	else if (property == intel_sdvo_connector->hue)
		state->tv.hue = val;
	else if (property == intel_sdvo_connector->brightness)
		state->tv.brightness = val;
	else if (property == intel_sdvo_connector->sharpness)
		sdvo_state->tv.sharpness = val;
	else if (property == intel_sdvo_connector->flicker_filter)
		sdvo_state->tv.flicker_filter = val;
	else if (property == intel_sdvo_connector->flicker_filter_2d)
		sdvo_state->tv.flicker_filter_2d = val;
	else if (property == intel_sdvo_connector->flicker_filter_adaptive)
		sdvo_state->tv.flicker_filter_adaptive = val;
	else if (property == intel_sdvo_connector->tv_chroma_filter)
		sdvo_state->tv.chroma_filter = val;
	else if (property == intel_sdvo_connector->tv_luma_filter)
		sdvo_state->tv.luma_filter = val;
	else if (property == intel_sdvo_connector->dot_crawl)
		sdvo_state->tv.dot_crawl = val;
	else
		return intel_digital_connector_atomic_set_property(connector, state, property, val);
2182

2183
	return 0;
2184 2185
}

2186 2187 2188 2189
static int
intel_sdvo_connector_register(struct drm_connector *connector)
{
	struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
2190 2191 2192 2193 2194
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
2195 2196 2197 2198 2199 2200

	return sysfs_create_link(&connector->kdev->kobj,
				 &sdvo->ddc.dev.kobj,
				 sdvo->ddc.dev.kobj.name);
}

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
static void
intel_sdvo_connector_unregister(struct drm_connector *connector)
{
	struct intel_sdvo *sdvo = intel_attached_sdvo(connector);

	sysfs_remove_link(&connector->kdev->kobj,
			  sdvo->ddc.dev.kobj.name);
	intel_connector_unregister(connector);
}

2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
static struct drm_connector_state *
intel_sdvo_connector_duplicate_state(struct drm_connector *connector)
{
	struct intel_sdvo_connector_state *state;

	state = kmemdup(connector->state, sizeof(*state), GFP_KERNEL);
	if (!state)
		return NULL;

	__drm_atomic_helper_connector_duplicate_state(connector, &state->base.base);
	return &state->base.base;
}

2224 2225 2226
static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
	.detect = intel_sdvo_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
2227 2228
	.atomic_get_property = intel_sdvo_connector_atomic_get_property,
	.atomic_set_property = intel_sdvo_connector_atomic_set_property,
2229
	.late_register = intel_sdvo_connector_register,
2230
	.early_unregister = intel_sdvo_connector_unregister,
2231
	.destroy = intel_sdvo_destroy,
2232
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
2233
	.atomic_duplicate_state = intel_sdvo_connector_duplicate_state,
2234 2235
};

2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
static int intel_sdvo_atomic_check(struct drm_connector *conn,
				   struct drm_connector_state *new_conn_state)
{
	struct drm_atomic_state *state = new_conn_state->state;
	struct drm_connector_state *old_conn_state =
		drm_atomic_get_old_connector_state(state, conn);
	struct intel_sdvo_connector_state *old_state =
		to_intel_sdvo_connector_state(old_conn_state);
	struct intel_sdvo_connector_state *new_state =
		to_intel_sdvo_connector_state(new_conn_state);

	if (new_conn_state->crtc &&
	    (memcmp(&old_state->tv, &new_state->tv, sizeof(old_state->tv)) ||
	     memcmp(&old_conn_state->tv, &new_conn_state->tv, sizeof(old_conn_state->tv)))) {
		struct drm_crtc_state *crtc_state =
			drm_atomic_get_new_crtc_state(new_conn_state->state,
						      new_conn_state->crtc);

		crtc_state->connectors_changed = true;
	}

	return intel_digital_connector_atomic_check(conn, new_conn_state);
}

2260 2261 2262
static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
	.get_modes = intel_sdvo_get_modes,
	.mode_valid = intel_sdvo_mode_valid,
2263
	.atomic_check = intel_sdvo_atomic_check,
2264 2265
};

2266
static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
2267
{
2268
	struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
2269

2270
	if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
2271
		drm_mode_destroy(encoder->dev,
2272
				 intel_sdvo->sdvo_lvds_fixed_mode);
2273

2274
	i2c_del_adapter(&intel_sdvo->ddc);
2275
	intel_encoder_destroy(encoder);
2276 2277 2278 2279 2280 2281
}

static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
	.destroy = intel_sdvo_enc_destroy,
};

2282 2283 2284 2285 2286 2287
static void
intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
{
	uint16_t mask = 0;
	unsigned int num_bits;

2288 2289
	/*
	 * Make a mask of outputs less than or equal to our own priority in the
2290 2291 2292 2293 2294
	 * list.
	 */
	switch (sdvo->controlled_output) {
	case SDVO_OUTPUT_LVDS1:
		mask |= SDVO_OUTPUT_LVDS1;
2295
		/* fall through */
2296 2297
	case SDVO_OUTPUT_LVDS0:
		mask |= SDVO_OUTPUT_LVDS0;
2298
		/* fall through */
2299 2300
	case SDVO_OUTPUT_TMDS1:
		mask |= SDVO_OUTPUT_TMDS1;
2301
		/* fall through */
2302 2303
	case SDVO_OUTPUT_TMDS0:
		mask |= SDVO_OUTPUT_TMDS0;
2304
		/* fall through */
2305 2306
	case SDVO_OUTPUT_RGB1:
		mask |= SDVO_OUTPUT_RGB1;
2307
		/* fall through */
2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
	case SDVO_OUTPUT_RGB0:
		mask |= SDVO_OUTPUT_RGB0;
		break;
	}

	/* Count bits to find what number we are in the priority list. */
	mask &= sdvo->caps.output_flags;
	num_bits = hweight16(mask);
	/* If more than 3 outputs, default to DDC bus 3 for now. */
	if (num_bits > 3)
		num_bits = 3;

	/* Corresponds to SDVO_CONTROL_BUS_DDCx */
	sdvo->ddc_bus = 1 << num_bits;
}
2323

2324
/*
2325 2326 2327 2328 2329 2330 2331
 * Choose the appropriate DDC bus for control bus switch command for this
 * SDVO output based on the controlled output.
 *
 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
 * outputs, then LVDS outputs.
 */
static void
2332
intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
2333
			  struct intel_sdvo *sdvo)
2334
{
2335
	struct sdvo_device_mapping *mapping;
2336

2337
	if (sdvo->port == PORT_B)
2338
		mapping = &dev_priv->vbt.sdvo_mappings[0];
2339
	else
2340
		mapping = &dev_priv->vbt.sdvo_mappings[1];
2341

2342 2343 2344 2345
	if (mapping->initialized)
		sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
	else
		intel_sdvo_guess_ddc_bus(sdvo);
2346 2347
}

2348 2349
static void
intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2350
			  struct intel_sdvo *sdvo)
2351 2352
{
	struct sdvo_device_mapping *mapping;
2353
	u8 pin;
2354

2355
	if (sdvo->port == PORT_B)
2356
		mapping = &dev_priv->vbt.sdvo_mappings[0];
2357
	else
2358
		mapping = &dev_priv->vbt.sdvo_mappings[1];
2359

2360 2361
	if (mapping->initialized &&
	    intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin))
2362
		pin = mapping->i2c_pin;
2363
	else
2364
		pin = GMBUS_PIN_DPB;
2365

2366 2367
	sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);

2368 2369
	/*
	 * With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2370
	 * our code totally fails once we start using gmbus. Hence fall back to
2371 2372
	 * bit banging for now.
	 */
2373
	intel_gmbus_force_bit(sdvo->i2c, true);
2374 2375
}

2376 2377 2378 2379 2380
/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
static void
intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
{
	intel_gmbus_force_bit(sdvo->i2c, false);
2381 2382
}

2383
static bool
2384
intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
2385
{
2386
	return intel_sdvo_check_supp_encode(intel_sdvo);
2387 2388
}

2389
static u8
2390 2391
intel_sdvo_get_slave_addr(struct drm_i915_private *dev_priv,
			  struct intel_sdvo *sdvo)
2392 2393 2394
{
	struct sdvo_device_mapping *my_mapping, *other_mapping;

2395
	if (sdvo->port == PORT_B) {
2396 2397
		my_mapping = &dev_priv->vbt.sdvo_mappings[0];
		other_mapping = &dev_priv->vbt.sdvo_mappings[1];
2398
	} else {
2399 2400
		my_mapping = &dev_priv->vbt.sdvo_mappings[1];
		other_mapping = &dev_priv->vbt.sdvo_mappings[0];
2401 2402 2403 2404 2405 2406
	}

	/* If the BIOS described our SDVO device, take advantage of it. */
	if (my_mapping->slave_addr)
		return my_mapping->slave_addr;

2407 2408
	/*
	 * If the BIOS only described a different SDVO device, use the
2409 2410 2411 2412 2413 2414 2415 2416 2417
	 * address that it isn't using.
	 */
	if (other_mapping->slave_addr) {
		if (other_mapping->slave_addr == 0x70)
			return 0x72;
		else
			return 0x70;
	}

2418 2419
	/*
	 * No SDVO device info is found for another DVO port,
2420 2421
	 * so use mapping assumption we had before BIOS parsing.
	 */
2422
	if (sdvo->port == PORT_B)
2423 2424 2425 2426 2427
		return 0x70;
	else
		return 0x72;
}

2428
static int
2429 2430
intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
			  struct intel_sdvo *encoder)
2431
{
2432 2433 2434 2435 2436 2437
	struct drm_connector *drm_connector;
	int ret;

	drm_connector = &connector->base.base;
	ret = drm_connector_init(encoder->base.base.dev,
			   drm_connector,
2438 2439
			   &intel_sdvo_connector_funcs,
			   connector->base.base.connector_type);
2440 2441
	if (ret < 0)
		return ret;
2442

2443
	drm_connector_helper_add(drm_connector,
2444
				 &intel_sdvo_connector_helper_funcs);
2445

2446
	connector->base.base.interlace_allowed = 1;
2447 2448
	connector->base.base.doublescan_allowed = 0;
	connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
2449
	connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
2450

2451
	intel_connector_attach_encoder(&connector->base, &encoder->base);
2452 2453

	return 0;
2454
}
2455

2456
static void
2457 2458
intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
			       struct intel_sdvo_connector *connector)
2459
{
2460
	struct drm_i915_private *dev_priv = to_i915(connector->base.base.dev);
2461

2462
	intel_attach_force_audio_property(&connector->base.base);
2463
	if (INTEL_GEN(dev_priv) >= 4 && IS_MOBILE(dev_priv)) {
2464
		intel_attach_broadcast_rgb_property(&connector->base.base);
2465
	}
2466
	intel_attach_aspect_ratio_property(&connector->base.base);
2467
	connector->base.base.state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
2468 2469
}

2470 2471 2472
static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void)
{
	struct intel_sdvo_connector *sdvo_connector;
2473
	struct intel_sdvo_connector_state *conn_state;
2474 2475 2476 2477 2478

	sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL);
	if (!sdvo_connector)
		return NULL;

2479 2480
	conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
	if (!conn_state) {
2481 2482 2483 2484
		kfree(sdvo_connector);
		return NULL;
	}

2485 2486 2487
	__drm_atomic_helper_connector_reset(&sdvo_connector->base.base,
					    &conn_state->base.base);

2488 2489 2490
	return sdvo_connector;
}

2491
static bool
2492
intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
2493
{
2494
	struct drm_encoder *encoder = &intel_sdvo->base.base;
2495
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
2496
	struct drm_connector *connector;
2497
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
2498
	struct intel_connector *intel_connector;
2499
	struct intel_sdvo_connector *intel_sdvo_connector;
2500

2501 2502
	DRM_DEBUG_KMS("initialising DVI device %d\n", device);

2503
	intel_sdvo_connector = intel_sdvo_connector_alloc();
2504
	if (!intel_sdvo_connector)
2505 2506 2507
		return false;

	if (device == 0) {
2508
		intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
2509
		intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
2510
	} else if (device == 1) {
2511
		intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
2512
		intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
2513 2514
	}

2515
	intel_connector = &intel_sdvo_connector->base;
2516
	connector = &intel_connector->base;
2517 2518 2519
	if (intel_sdvo_get_hotplug_support(intel_sdvo) &
		intel_sdvo_connector->output_flag) {
		intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
2520 2521
		/*
		 * Some SDVO devices have one-shot hotplug interrupts.
2522 2523
		 * Ensure that they get re-enabled when an interrupt happens.
		 */
2524
		intel_encoder->hotplug = intel_sdvo_hotplug;
2525
		intel_sdvo_enable_hotplug(intel_encoder);
2526
	} else {
2527
		intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
2528
	}
2529 2530 2531
	encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
	connector->connector_type = DRM_MODE_CONNECTOR_DVID;

2532 2533 2534
	/* gen3 doesn't do the hdmi bits in the SDVO register */
	if (INTEL_GEN(dev_priv) >= 4 &&
	    intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
2535
		connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
2536
		intel_sdvo_connector->is_hdmi = true;
2537 2538
	}

2539 2540 2541 2542 2543
	if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
		kfree(intel_sdvo_connector);
		return false;
	}

2544
	if (intel_sdvo_connector->is_hdmi)
2545
		intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
2546 2547 2548 2549 2550

	return true;
}

static bool
2551
intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
2552
{
2553 2554 2555 2556
	struct drm_encoder *encoder = &intel_sdvo->base.base;
	struct drm_connector *connector;
	struct intel_connector *intel_connector;
	struct intel_sdvo_connector *intel_sdvo_connector;
2557

2558 2559
	DRM_DEBUG_KMS("initialising TV type %d\n", type);

2560
	intel_sdvo_connector = intel_sdvo_connector_alloc();
2561 2562
	if (!intel_sdvo_connector)
		return false;
2563

2564
	intel_connector = &intel_sdvo_connector->base;
2565 2566 2567
	connector = &intel_connector->base;
	encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
	connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
2568

2569 2570
	intel_sdvo->controlled_output |= type;
	intel_sdvo_connector->output_flag = type;
2571

2572 2573 2574 2575
	if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
		kfree(intel_sdvo_connector);
		return false;
	}
2576

2577
	if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
2578
		goto err;
2579

2580
	if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
2581
		goto err;
2582

2583
	return true;
2584 2585

err:
2586
	intel_sdvo_destroy(connector);
2587
	return false;
2588 2589 2590
}

static bool
2591
intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
2592
{
2593 2594 2595 2596
	struct drm_encoder *encoder = &intel_sdvo->base.base;
	struct drm_connector *connector;
	struct intel_connector *intel_connector;
	struct intel_sdvo_connector *intel_sdvo_connector;
2597

2598 2599
	DRM_DEBUG_KMS("initialising analog device %d\n", device);

2600
	intel_sdvo_connector = intel_sdvo_connector_alloc();
2601 2602
	if (!intel_sdvo_connector)
		return false;
2603

2604
	intel_connector = &intel_sdvo_connector->base;
2605
	connector = &intel_connector->base;
2606
	intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
	encoder->encoder_type = DRM_MODE_ENCODER_DAC;
	connector->connector_type = DRM_MODE_CONNECTOR_VGA;

	if (device == 0) {
		intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
		intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
	} else if (device == 1) {
		intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
		intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
	}

2618 2619 2620 2621 2622
	if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
		kfree(intel_sdvo_connector);
		return false;
	}

2623
	return true;
2624 2625 2626
}

static bool
2627
intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2628
{
2629 2630 2631 2632
	struct drm_encoder *encoder = &intel_sdvo->base.base;
	struct drm_connector *connector;
	struct intel_connector *intel_connector;
	struct intel_sdvo_connector *intel_sdvo_connector;
2633
	struct drm_display_mode *mode;
2634

2635 2636
	DRM_DEBUG_KMS("initialising LVDS device %d\n", device);

2637
	intel_sdvo_connector = intel_sdvo_connector_alloc();
2638 2639
	if (!intel_sdvo_connector)
		return false;
2640

2641 2642
	intel_connector = &intel_sdvo_connector->base;
	connector = &intel_connector->base;
2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653
	encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
	connector->connector_type = DRM_MODE_CONNECTOR_LVDS;

	if (device == 0) {
		intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
		intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
	} else if (device == 1) {
		intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
		intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
	}

2654 2655 2656 2657 2658
	if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
		kfree(intel_sdvo_connector);
		return false;
	}

2659
	if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
2660 2661
		goto err;

2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
	intel_sdvo_get_lvds_modes(connector);

	list_for_each_entry(mode, &connector->probed_modes, head) {
		if (mode->type & DRM_MODE_TYPE_PREFERRED) {
			intel_sdvo->sdvo_lvds_fixed_mode =
				drm_mode_duplicate(connector->dev, mode);
			break;
		}
	}

	if (!intel_sdvo->sdvo_lvds_fixed_mode)
		goto err;

2675 2676 2677
	return true;

err:
2678
	intel_sdvo_destroy(connector);
2679
	return false;
2680 2681 2682
}

static bool
2683
intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
2684 2685
{
	/* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
2686

2687
	if (flags & SDVO_OUTPUT_TMDS0)
2688
		if (!intel_sdvo_dvi_init(intel_sdvo, 0))
2689 2690 2691
			return false;

	if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
2692
		if (!intel_sdvo_dvi_init(intel_sdvo, 1))
2693 2694 2695
			return false;

	/* TV has no XXX1 function block */
2696
	if (flags & SDVO_OUTPUT_SVID0)
2697
		if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
2698 2699 2700
			return false;

	if (flags & SDVO_OUTPUT_CVBS0)
2701
		if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
2702
			return false;
2703

2704 2705 2706 2707
	if (flags & SDVO_OUTPUT_YPRPB0)
		if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
			return false;

2708
	if (flags & SDVO_OUTPUT_RGB0)
2709
		if (!intel_sdvo_analog_init(intel_sdvo, 0))
2710 2711 2712
			return false;

	if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
2713
		if (!intel_sdvo_analog_init(intel_sdvo, 1))
2714 2715 2716
			return false;

	if (flags & SDVO_OUTPUT_LVDS0)
2717
		if (!intel_sdvo_lvds_init(intel_sdvo, 0))
2718 2719 2720
			return false;

	if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
2721
		if (!intel_sdvo_lvds_init(intel_sdvo, 1))
2722
			return false;
2723

2724
	if ((flags & SDVO_OUTPUT_MASK) == 0) {
2725 2726
		unsigned char bytes[2];

2727 2728
		intel_sdvo->controlled_output = 0;
		memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie's avatar
Dave Airlie committed
2729
		DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
2730
			      SDVO_NAME(intel_sdvo),
Dave Airlie's avatar
Dave Airlie committed
2731
			      bytes[0], bytes[1]);
2732
		return false;
2733
	}
2734
	intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2735

2736
	return true;
2737 2738
}

2739 2740 2741 2742 2743 2744 2745
static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
{
	struct drm_device *dev = intel_sdvo->base.base.dev;
	struct drm_connector *connector, *tmp;

	list_for_each_entry_safe(connector, tmp,
				 &dev->mode_config.connector_list, head) {
2746
		if (intel_attached_encoder(connector) == &intel_sdvo->base) {
2747
			drm_connector_unregister(connector);
2748
			intel_sdvo_destroy(connector);
2749
		}
2750 2751 2752
	}
}

2753 2754 2755
static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
					  struct intel_sdvo_connector *intel_sdvo_connector,
					  int type)
2756
{
2757
	struct drm_device *dev = intel_sdvo->base.base.dev;
2758 2759 2760
	struct intel_sdvo_tv_format format;
	uint32_t format_map, i;

2761 2762
	if (!intel_sdvo_set_target_output(intel_sdvo, type))
		return false;
2763

2764
	BUILD_BUG_ON(sizeof(format) != 6);
2765 2766 2767 2768
	if (!intel_sdvo_get_value(intel_sdvo,
				  SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
				  &format, sizeof(format)))
		return false;
2769

2770
	memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
2771 2772

	if (format_map == 0)
2773
		return false;
2774

2775
	intel_sdvo_connector->format_supported_num = 0;
2776
	for (i = 0 ; i < TV_FORMAT_NUM; i++)
2777 2778
		if (format_map & (1 << i))
			intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
2779 2780


2781
	intel_sdvo_connector->tv_format =
2782 2783
			drm_property_create(dev, DRM_MODE_PROP_ENUM,
					    "mode", intel_sdvo_connector->format_supported_num);
2784
	if (!intel_sdvo_connector->tv_format)
2785
		return false;
2786

2787
	for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
2788 2789
		drm_property_add_enum(intel_sdvo_connector->tv_format, i,
				      tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
2790

2791
	intel_sdvo_connector->base.base.state->tv.mode = intel_sdvo_connector->tv_format_supported[0];
2792 2793
	drm_object_attach_property(&intel_sdvo_connector->base.base.base,
				   intel_sdvo_connector->tv_format, 0);
2794
	return true;
2795 2796 2797

}

2798
#define _ENHANCEMENT(state_assignment, name, NAME) do { \
2799 2800 2801 2802 2803
	if (enhancements.name) { \
		if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
		    !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
			return false; \
		intel_sdvo_connector->name = \
2804
			drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
2805
		if (!intel_sdvo_connector->name) return false; \
2806
		state_assignment = response; \
2807
		drm_object_attach_property(&connector->base, \
2808
					   intel_sdvo_connector->name, 0); \
2809 2810 2811
		DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
			      data_value[0], data_value[1], response); \
	} \
2812
} while (0)
2813

2814 2815
#define ENHANCEMENT(state, name, NAME) _ENHANCEMENT((state)->name, name, NAME)

2816 2817 2818 2819
static bool
intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
				      struct intel_sdvo_connector *intel_sdvo_connector,
				      struct intel_sdvo_enhancements_reply enhancements)
2820
{
2821
	struct drm_device *dev = intel_sdvo->base.base.dev;
2822
	struct drm_connector *connector = &intel_sdvo_connector->base.base;
2823 2824 2825
	struct drm_connector_state *conn_state = connector->state;
	struct intel_sdvo_connector_state *sdvo_state =
		to_intel_sdvo_connector_state(conn_state);
2826 2827
	uint16_t response, data_value[2];

2828
	/* when horizontal overscan is supported, Add the left/right property */
2829 2830 2831 2832 2833
	if (enhancements.overscan_h) {
		if (!intel_sdvo_get_value(intel_sdvo,
					  SDVO_CMD_GET_MAX_OVERSCAN_H,
					  &data_value, 4))
			return false;
2834

2835 2836 2837 2838
		if (!intel_sdvo_get_value(intel_sdvo,
					  SDVO_CMD_GET_OVERSCAN_H,
					  &response, 2))
			return false;
2839

2840 2841
		sdvo_state->tv.overscan_h = response;

2842 2843
		intel_sdvo_connector->max_hscan = data_value[0];
		intel_sdvo_connector->left =
2844
			drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
2845 2846
		if (!intel_sdvo_connector->left)
			return false;
2847

2848
		drm_object_attach_property(&connector->base,
2849
					   intel_sdvo_connector->left, 0);
2850

2851
		intel_sdvo_connector->right =
2852
			drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
2853 2854
		if (!intel_sdvo_connector->right)
			return false;
2855

2856
		drm_object_attach_property(&connector->base,
2857
					      intel_sdvo_connector->right, 0);
2858 2859 2860 2861
		DRM_DEBUG_KMS("h_overscan: max %d, "
			      "default %d, current %d\n",
			      data_value[0], data_value[1], response);
	}
2862

2863 2864 2865 2866 2867
	if (enhancements.overscan_v) {
		if (!intel_sdvo_get_value(intel_sdvo,
					  SDVO_CMD_GET_MAX_OVERSCAN_V,
					  &data_value, 4))
			return false;
2868

2869 2870 2871 2872
		if (!intel_sdvo_get_value(intel_sdvo,
					  SDVO_CMD_GET_OVERSCAN_V,
					  &response, 2))
			return false;
2873

2874 2875
		sdvo_state->tv.overscan_v = response;

2876 2877
		intel_sdvo_connector->max_vscan = data_value[0];
		intel_sdvo_connector->top =
2878 2879
			drm_property_create_range(dev, 0,
					    "top_margin", 0, data_value[0]);
2880 2881
		if (!intel_sdvo_connector->top)
			return false;
2882

2883
		drm_object_attach_property(&connector->base,
2884
					   intel_sdvo_connector->top, 0);
2885

2886
		intel_sdvo_connector->bottom =
2887 2888
			drm_property_create_range(dev, 0,
					    "bottom_margin", 0, data_value[0]);
2889 2890
		if (!intel_sdvo_connector->bottom)
			return false;
2891

2892
		drm_object_attach_property(&connector->base,
2893
					      intel_sdvo_connector->bottom, 0);
2894 2895 2896 2897
		DRM_DEBUG_KMS("v_overscan: max %d, "
			      "default %d, current %d\n",
			      data_value[0], data_value[1], response);
	}
2898

2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
	ENHANCEMENT(&sdvo_state->tv, hpos, HPOS);
	ENHANCEMENT(&sdvo_state->tv, vpos, VPOS);
	ENHANCEMENT(&conn_state->tv, saturation, SATURATION);
	ENHANCEMENT(&conn_state->tv, contrast, CONTRAST);
	ENHANCEMENT(&conn_state->tv, hue, HUE);
	ENHANCEMENT(&conn_state->tv, brightness, BRIGHTNESS);
	ENHANCEMENT(&sdvo_state->tv, sharpness, SHARPNESS);
	ENHANCEMENT(&sdvo_state->tv, flicker_filter, FLICKER_FILTER);
	ENHANCEMENT(&sdvo_state->tv, flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
	ENHANCEMENT(&sdvo_state->tv, flicker_filter_2d, FLICKER_FILTER_2D);
	_ENHANCEMENT(sdvo_state->tv.chroma_filter, tv_chroma_filter, TV_CHROMA_FILTER);
	_ENHANCEMENT(sdvo_state->tv.luma_filter, tv_luma_filter, TV_LUMA_FILTER);
2911

2912 2913 2914 2915
	if (enhancements.dot_crawl) {
		if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
			return false;

2916
		sdvo_state->tv.dot_crawl = response & 0x1;
2917
		intel_sdvo_connector->dot_crawl =
2918
			drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
2919 2920 2921
		if (!intel_sdvo_connector->dot_crawl)
			return false;

2922
		drm_object_attach_property(&connector->base,
2923
					   intel_sdvo_connector->dot_crawl, 0);
2924 2925 2926
		DRM_DEBUG_KMS("dot crawl: current %d\n", response);
	}

2927 2928
	return true;
}
2929

2930 2931 2932 2933 2934
static bool
intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
					struct intel_sdvo_connector *intel_sdvo_connector,
					struct intel_sdvo_enhancements_reply enhancements)
{
2935
	struct drm_device *dev = intel_sdvo->base.base.dev;
2936 2937
	struct drm_connector *connector = &intel_sdvo_connector->base.base;
	uint16_t response, data_value[2];
2938

2939
	ENHANCEMENT(&connector->state->tv, brightness, BRIGHTNESS);
2940

2941 2942 2943
	return true;
}
#undef ENHANCEMENT
2944
#undef _ENHANCEMENT
2945

2946 2947 2948 2949 2950 2951 2952
static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
					       struct intel_sdvo_connector *intel_sdvo_connector)
{
	union {
		struct intel_sdvo_enhancements_reply reply;
		uint16_t response;
	} enhancements;
2953

2954 2955
	BUILD_BUG_ON(sizeof(enhancements) != 2);

2956 2957 2958 2959
	if (!intel_sdvo_get_value(intel_sdvo,
				  SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
				  &enhancements, sizeof(enhancements)) ||
	    enhancements.response == 0) {
2960 2961
		DRM_DEBUG_KMS("No enhancement is supported\n");
		return true;
2962
	}
2963

2964 2965
	if (IS_TV(intel_sdvo_connector))
		return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2966
	else if (IS_LVDS(intel_sdvo_connector))
2967 2968 2969
		return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
	else
		return true;
2970 2971 2972 2973 2974 2975 2976
}

static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
				     struct i2c_msg *msgs,
				     int num)
{
	struct intel_sdvo *sdvo = adapter->algo_data;
2977

2978
	if (!__intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
		return -EIO;

	return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
}

static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
{
	struct intel_sdvo *sdvo = adapter->algo_data;
	return sdvo->i2c->algo->functionality(sdvo->i2c);
}

static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
	.master_xfer	= intel_sdvo_ddc_proxy_xfer,
	.functionality	= intel_sdvo_ddc_proxy_func
};

2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
static void proxy_lock_bus(struct i2c_adapter *adapter,
			   unsigned int flags)
{
	struct intel_sdvo *sdvo = adapter->algo_data;
	sdvo->i2c->lock_ops->lock_bus(sdvo->i2c, flags);
}

static int proxy_trylock_bus(struct i2c_adapter *adapter,
			     unsigned int flags)
{
	struct intel_sdvo *sdvo = adapter->algo_data;
	return sdvo->i2c->lock_ops->trylock_bus(sdvo->i2c, flags);
}

static void proxy_unlock_bus(struct i2c_adapter *adapter,
			     unsigned int flags)
{
	struct intel_sdvo *sdvo = adapter->algo_data;
	sdvo->i2c->lock_ops->unlock_bus(sdvo->i2c, flags);
}

3016
static const struct i2c_lock_operations proxy_lock_ops = {
3017 3018 3019 3020 3021
	.lock_bus =    proxy_lock_bus,
	.trylock_bus = proxy_trylock_bus,
	.unlock_bus =  proxy_unlock_bus,
};

3022 3023
static bool
intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
3024
			  struct drm_i915_private *dev_priv)
3025
{
3026
	struct pci_dev *pdev = dev_priv->drm.pdev;
David Weinehall's avatar
David Weinehall committed
3027

3028 3029 3030
	sdvo->ddc.owner = THIS_MODULE;
	sdvo->ddc.class = I2C_CLASS_DDC;
	snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
David Weinehall's avatar
David Weinehall committed
3031
	sdvo->ddc.dev.parent = &pdev->dev;
3032 3033
	sdvo->ddc.algo_data = sdvo;
	sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
3034
	sdvo->ddc.lock_ops = &proxy_lock_ops;
3035 3036

	return i2c_add_adapter(&sdvo->ddc) == 0;
3037 3038
}

3039 3040 3041 3042 3043 3044 3045 3046 3047
static void assert_sdvo_port_valid(const struct drm_i915_private *dev_priv,
				   enum port port)
{
	if (HAS_PCH_SPLIT(dev_priv))
		WARN_ON(port != PORT_B);
	else
		WARN_ON(port != PORT_B && port != PORT_C);
}

3048
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
3049
		     i915_reg_t sdvo_reg, enum port port)
3050
{
3051
	struct intel_encoder *intel_encoder;
3052
	struct intel_sdvo *intel_sdvo;
3053
	int i;
3054 3055 3056

	assert_sdvo_port_valid(dev_priv, port);

3057
	intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
3058
	if (!intel_sdvo)
3059
		return false;
3060

3061
	intel_sdvo->sdvo_reg = sdvo_reg;
3062
	intel_sdvo->port = port;
3063 3064
	intel_sdvo->slave_addr =
		intel_sdvo_get_slave_addr(dev_priv, intel_sdvo) >> 1;
3065
	intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo);
3066
	if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev_priv))
3067
		goto err_i2c_bus;
3068

3069
	/* encoder type will be decided later */
3070
	intel_encoder = &intel_sdvo->base;
3071
	intel_encoder->type = INTEL_OUTPUT_SDVO;
3072
	intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
3073
	intel_encoder->port = port;
3074 3075
	drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			 &intel_sdvo_enc_funcs, 0,
3076
			 "SDVO %c", port_name(port));
3077 3078 3079

	/* Read the regs to test if we can talk to the device */
	for (i = 0; i < 0x40; i++) {
3080 3081 3082
		u8 byte;

		if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
3083 3084
			DRM_DEBUG_KMS("No SDVO device found on %s\n",
				      SDVO_NAME(intel_sdvo));
3085
			goto err;
3086 3087 3088
		}
	}

3089
	intel_encoder->compute_config = intel_sdvo_compute_config;
3090
	if (HAS_PCH_SPLIT(dev_priv)) {
3091 3092 3093 3094 3095
		intel_encoder->disable = pch_disable_sdvo;
		intel_encoder->post_disable = pch_post_disable_sdvo;
	} else {
		intel_encoder->disable = intel_disable_sdvo;
	}
3096
	intel_encoder->pre_enable = intel_sdvo_pre_enable;
3097
	intel_encoder->enable = intel_enable_sdvo;
3098
	intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
3099
	intel_encoder->get_config = intel_sdvo_get_config;
3100

3101
	/* In default case sdvo lvds is false */
3102
	if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
3103
		goto err;
3104

3105 3106
	if (intel_sdvo_output_setup(intel_sdvo,
				    intel_sdvo->caps.output_flags) != true) {
3107 3108
		DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
			      SDVO_NAME(intel_sdvo));
3109 3110
		/* Output_setup can leave behind connectors! */
		goto err_output;
3111 3112
	}

3113 3114
	/*
	 * Only enable the hotplug irq if we need it, to work around noisy
3115 3116 3117
	 * hotplug lines.
	 */
	if (intel_sdvo->hotplug_active) {
3118 3119 3120 3121
		if (intel_sdvo->port == PORT_B)
			intel_encoder->hpd_pin = HPD_SDVO_B;
		else
			intel_encoder->hpd_pin = HPD_SDVO_C;
3122 3123
	}

3124 3125 3126 3127 3128 3129 3130 3131
	/*
	 * Cloning SDVO with anything is often impossible, since the SDVO
	 * encoder can request a special input timing mode. And even if that's
	 * not the case we have evidence that cloning a plain unscaled mode with
	 * VGA doesn't really work. Furthermore the cloning flags are way too
	 * simplistic anyway to express such constraints, so just give up on
	 * cloning for SDVO encoders.
	 */
3132
	intel_sdvo->base.cloneable = 0;
3133

3134
	intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo);
3135

3136
	/* Set the input timing to the screen. Assume always input 0. */
3137
	if (!intel_sdvo_set_target_input(intel_sdvo))
3138
		goto err_output;
3139

3140 3141 3142
	if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
						    &intel_sdvo->pixel_clock_min,
						    &intel_sdvo->pixel_clock_max))
3143
		goto err_output;
3144

3145
	DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
3146 3147 3148
			"clock range %dMHz - %dMHz, "
			"input 1: %c, input 2: %c, "
			"output 1: %c, output 2: %c\n",
3149 3150 3151 3152 3153 3154 3155
			SDVO_NAME(intel_sdvo),
			intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
			intel_sdvo->caps.device_rev_id,
			intel_sdvo->pixel_clock_min / 1000,
			intel_sdvo->pixel_clock_max / 1000,
			(intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
			(intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
3156
			/* check currently supported outputs */
3157
			intel_sdvo->caps.output_flags &
3158
			(SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
3159
			intel_sdvo->caps.output_flags &
3160
			(SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
3161
	return true;
3162

3163 3164 3165
err_output:
	intel_sdvo_output_cleanup(intel_sdvo);

3166
err:
3167
	drm_encoder_cleanup(&intel_encoder->base);
3168
	i2c_del_adapter(&intel_sdvo->ddc);
3169 3170
err_i2c_bus:
	intel_sdvo_unselect_i2c_bus(intel_sdvo);
3171
	kfree(intel_sdvo);
3172

3173
	return false;
3174
}