-
Jorge Eduardo Candelaria authored
When using MCLK is configured for 19.2 Mhz, clock slicer should be enabled and HPPLL should be bypassed in clock path. Signed-off-by:
Jorge Eduardo Candelaria <jorge.candelaria@ti.com> Signed-off-by:
Margarita Olaya Cabrera <magi.olaya@ti.com> Acked-by:
Mark Brown <broonie@opensource.wolfsonmicro.com> Signed-off-by:
Liam Girdwood <lrg@slimlogic.co.uk>
44ebaa5d