sdhci.c 88 KB
Newer Older
1
/*
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/slot-gpio.h>
32 33 34 35 36 37

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
38
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
39

40 41 42 43 44
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

45 46
#define MAX_TUNING_LOOP 40

47 48
#define ADMA_SIZE	((128 * 2 + 1) * 4)

49
static unsigned int debug_quirks = 0;
50
static unsigned int debug_quirks2;
51

52 53 54
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
55
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
56
static void sdhci_tuning_timer(unsigned long data);
57
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
58

59 60 61
#ifdef CONFIG_PM_RUNTIME
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
62 63
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
64 65 66 67 68 69 70 71 72
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
73 74 75 76 77 78
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
79 80
#endif

81 82
static void sdhci_dumpregs(struct sdhci_host *host)
{
83
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
84
		mmc_hostname(host->mmc));
85

86
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
87 88
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
89
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
90 91
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
92
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
93 94
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
95
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
96 97
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
98
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
99 100
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
101
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
102 103
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
104
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
105 106
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
107
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
108 109
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
110
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
111 112
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
113
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
114
		sdhci_readl(host, SDHCI_CAPABILITIES),
115
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
116
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
117
		sdhci_readw(host, SDHCI_COMMAND),
118
		sdhci_readl(host, SDHCI_MAX_CURRENT));
119
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
120
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
121

122
	if (host->flags & SDHCI_USE_ADMA)
123
		pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
124 125 126
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

127
	pr_debug(DRIVER_NAME ": ===========================================\n");
128 129 130 131 132 133 134 135
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

136 137
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
138
	u32 present;
139

140
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
141
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
142 143
		return;

144 145 146
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
147

148 149 150 151 152
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
153 154 155

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
156 157 158 159 160 161 162 163 164 165 166 167
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

168
void sdhci_reset(struct sdhci_host *host, u8 mask)
169
{
170
	unsigned long timeout;
171

172
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
173

174
	if (mask & SDHCI_RESET_ALL) {
175
		host->clock = 0;
176 177 178 179
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
180

181 182 183 184
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
185
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
186
		if (timeout == 0) {
187
			pr_err("%s: Reset 0x%x never completed.\n",
188 189 190 191 192 193
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
194
	}
195 196 197 198 199 200 201 202 203 204
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}
205

206
	host->ops->reset(host, mask);
207

208 209 210 211 212 213 214 215
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
216
	}
217 218
}

219 220 221
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
222
{
223
	if (soft)
224
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
225
	else
226
		sdhci_do_reset(host, SDHCI_RESET_ALL);
227

228 229 230 231 232 233 234 235
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
236 237 238 239 240 241

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
242
}
243

244 245
static void sdhci_reinit(struct sdhci_host *host)
{
246
	sdhci_init(host, 0);
247 248 249 250 251
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
252 253 254
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

255 256 257 258 259
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		host->mmc->max_blk_count =
			(host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
	}
260
	sdhci_enable_card_detection(host);
261 262 263 264 265 266
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

267
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
268
	ctrl |= SDHCI_CTRL_LED;
269
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
270 271 272 273 274 275
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

276
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
277
	ctrl &= ~SDHCI_CTRL_LED;
278
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
279 280
}

281
#ifdef SDHCI_USE_LEDS_CLASS
282 283 284 285 286 287 288 289
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

290 291 292
	if (host->runtime_suspended)
		goto out;

293 294 295 296
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
297
out:
298 299 300 301
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

302 303 304 305 306 307
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

Pierre Ossman's avatar
Pierre Ossman committed
308
static void sdhci_read_block_pio(struct sdhci_host *host)
309
{
310 311
	unsigned long flags;
	size_t blksize, len, chunk;
312
	u32 uninitialized_var(scratch);
313
	u8 *buf;
314

Pierre Ossman's avatar
Pierre Ossman committed
315
	DBG("PIO reading\n");
316

Pierre Ossman's avatar
Pierre Ossman committed
317
	blksize = host->data->blksz;
318
	chunk = 0;
319

320
	local_irq_save(flags);
321

Pierre Ossman's avatar
Pierre Ossman committed
322
	while (blksize) {
323 324
		if (!sg_miter_next(&host->sg_miter))
			BUG();
325

326
		len = min(host->sg_miter.length, blksize);
327

328 329
		blksize -= len;
		host->sg_miter.consumed = len;
330

331
		buf = host->sg_miter.addr;
332

333 334
		while (len) {
			if (chunk == 0) {
335
				scratch = sdhci_readl(host, SDHCI_BUFFER);
336
				chunk = 4;
Pierre Ossman's avatar
Pierre Ossman committed
337
			}
338 339 340 341 342 343 344

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
345
		}
Pierre Ossman's avatar
Pierre Ossman committed
346
	}
347 348 349 350

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
Pierre Ossman's avatar
Pierre Ossman committed
351
}
352

Pierre Ossman's avatar
Pierre Ossman committed
353 354
static void sdhci_write_block_pio(struct sdhci_host *host)
{
355 356 357 358
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
359

Pierre Ossman's avatar
Pierre Ossman committed
360 361 362
	DBG("PIO writing\n");

	blksize = host->data->blksz;
363 364
	chunk = 0;
	scratch = 0;
365

366
	local_irq_save(flags);
367

Pierre Ossman's avatar
Pierre Ossman committed
368
	while (blksize) {
369 370
		if (!sg_miter_next(&host->sg_miter))
			BUG();
Pierre Ossman's avatar
Pierre Ossman committed
371

372 373 374 375 376 377
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
378

379 380 381 382 383 384 385 386
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
387
				sdhci_writel(host, scratch, SDHCI_BUFFER);
388 389
				chunk = 0;
				scratch = 0;
390 391 392
			}
		}
	}
393 394 395 396

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
Pierre Ossman's avatar
Pierre Ossman committed
397 398 399 400 401 402 403 404
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

405
	if (host->blocks == 0)
Pierre Ossman's avatar
Pierre Ossman committed
406 407 408 409 410 411 412
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

413 414 415 416 417 418 419 420 421
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

422
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
423 424 425
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

Pierre Ossman's avatar
Pierre Ossman committed
426 427 428 429
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
430

431 432
		host->blocks--;
		if (host->blocks == 0)
Pierre Ossman's avatar
Pierre Ossman committed
433 434
			break;
	}
435

Pierre Ossman's avatar
Pierre Ossman committed
436
	DBG("PIO transfer complete.\n");
437 438
}

439 440 441
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
442
	return kmap_atomic(sg_page(sg)) + sg->offset;
443 444 445 446
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
447
	kunmap_atomic(buffer);
448 449 450
	local_irq_restore(*flags);
}

451 452
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
453 454
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
455

456 457
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
458

459 460 461 462
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
463 464
}

465
static int sdhci_adma_table_pre(struct sdhci_host *host,
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
493
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
494
		goto fail;
495 496 497 498
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
499 500
	if (host->sg_count == 0)
		goto unmap_align;
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
522
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
523 524 525 526
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

527 528
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
529 530 531 532 533 534 535 536 537 538 539 540 541 542

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

543 544
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
545 546 547 548 549 550
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
551
		WARN_ON((desc - host->adma_desc) > ADMA_SIZE);
552 553
	}

554 555 556 557 558 559 560 561 562 563 564 565
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
		if (desc != host->adma_desc) {
			desc -= 8;
			desc[0] |= 0x2; /* end */
		}
	} else {
		/*
		* Add a terminating entry.
		*/
566

567 568 569
		/* nop, end, valid */
		sdhci_set_adma_desc(desc, 0, 0, 0x3);
	}
570 571 572 573 574 575 576 577 578

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

579 580 581 582 583 584 585
	return 0;

unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
586 587 588 589 590 591 592 593 594 595 596 597
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;
598
	bool has_unaligned;
599 600 601 602 603 604 605 606 607

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

608 609 610 611 612 613 614 615 616
	/* Do a quick scan of the SG list for any unaligned mappings */
	has_unaligned = false;
	for_each_sg(data->sg, sg, host->sg_count, i)
		if (sg_dma_address(sg) & 3) {
			has_unaligned = true;
			break;
		}

	if (has_unaligned && data->flags & MMC_DATA_READ) {
617 618 619 620 621 622 623 624 625 626
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
627
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
628 629 630 631 632 633 634 635 636 637 638 639
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

640
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
641
{
642
	u8 count;
643
	struct mmc_data *data = cmd->data;
644
	unsigned target_timeout, current_timeout;
645

646 647 648 649 650 651
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
652
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
653
		return 0xE;
654

655
	/* Unspecified timeout, assume max */
656
	if (!data && !cmd->busy_timeout)
657
		return 0xE;
658

659 660
	/* timeout in us */
	if (!data)
661
		target_timeout = cmd->busy_timeout * 1000;
662
	else {
663
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
664 665 666 667 668 669 670 671 672 673 674 675 676
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000 * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
677
	}
678

679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
699 700
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
701 702 703
		count = 0xE;
	}

704 705 706
	return count;
}

707 708 709 710 711 712
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
713
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
714
	else
715 716 717 718
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
719 720
}

721
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
722 723
{
	u8 count;
724 725 726 727 728 729 730 731 732 733 734

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
735
	u8 ctrl;
736
	struct mmc_data *data = cmd->data;
737
	int ret;
738 739 740

	WARN_ON(host->data);

741 742
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
743 744

	if (!data)
745 746 747 748 749 750 751 752 753
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
754
	host->data->bytes_xfered = 0;
755

756
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
757 758
		host->flags |= SDHCI_REQ_USE_DMA;

759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
787 788 789 790 791 792
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

823 824 825 826 827 828 829 830 831
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
832
				host->flags &= ~SDHCI_REQ_USE_DMA;
833
			} else {
834 835
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
836 837
			}
		} else {
838
			int sg_cnt;
839

840
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
841 842 843 844
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
845
			if (sg_cnt == 0) {
846 847 848 849 850
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
851
				host->flags &= ~SDHCI_REQ_USE_DMA;
852
			} else {
853
				WARN_ON(sg_cnt != 1);
854 855
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
856 857 858 859
			}
		}
	}

860 861 862 863 864 865
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
866
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
867 868 869 870 871 872
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
873
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
874 875
	}

876
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
877 878 879 880 881 882 883 884
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
885
		host->blocks = data->blocks;
886
	}
887

888 889
	sdhci_set_transfer_irqs(host);

890 891 892
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
893
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
894 895 896
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
897
	struct mmc_command *cmd)
898 899
{
	u16 mode;
900
	struct mmc_data *data = cmd->data;
901

902 903 904 905 906
	if (data == NULL) {
		/* clear Auto CMD settings for no data CMDs */
		mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
		sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
907
		return;
908
	}
909

910 911
	WARN_ON(!host->data);

912
	mode = SDHCI_TRNS_BLK_CNT_EN;
913 914 915 916 917 918 919 920
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
921 922 923 924
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
925
	}
926

927 928
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
929
	if (host->flags & SDHCI_REQ_USE_DMA)
930 931
		mode |= SDHCI_TRNS_DMA;

932
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
933 934 935 936 937 938 939 940 941 942 943
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

944
	if (host->flags & SDHCI_REQ_USE_DMA) {
945 946 947 948 949 950 951
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
952 953 954
	}

	/*
955 956 957 958 959
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
960
	 */
961 962
	if (data->error)
		data->bytes_xfered = 0;
963
	else
964
		data->bytes_xfered = data->blksz * data->blocks;
965

966 967 968 969 970 971 972 973 974
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

975 976 977 978
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
979
		if (data->error) {
980 981
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
982 983 984 985 986 987 988
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

989
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
990 991
{
	int flags;
992
	u32 mask;
993
	unsigned long timeout;
994 995 996 997

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
998
	timeout = 10;
999 1000 1001 1002 1003 1004 1005 1006 1007 1008

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1009
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1010
		if (timeout == 0) {
1011
			pr_err("%s: Controller never released "
1012
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
1013
			sdhci_dumpregs(host);
1014
			cmd->error = -EIO;
1015 1016 1017
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1018 1019 1020
		timeout--;
		mdelay(1);
	}
1021

1022
	timeout = jiffies;
1023 1024
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1025 1026 1027
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1028 1029

	host->cmd = cmd;
1030
	host->busy_handle = 0;
1031

1032
	sdhci_prepare_data(host, cmd);
1033

1034
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1035

1036
	sdhci_set_transfer_mode(host, cmd);
1037

1038
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1039
		pr_err("%s: Unsupported response type!\n",
1040
			mmc_hostname(host->mmc));
1041
		cmd->error = -EINVAL;
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1059 1060

	/* CMD19 is special in that the Data Present Select should be set */
1061 1062
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1063 1064
		flags |= SDHCI_CMD_DATA;

1065
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1066
}
1067
EXPORT_SYMBOL_GPL(sdhci_send_command);
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1079
				host->cmd->resp[i] = sdhci_readl(host,
1080 1081 1082
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1083
						sdhci_readb(host,
1084 1085 1086
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1087
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1088 1089 1090
		}
	}

1091
	host->cmd->error = 0;
1092

1093 1094 1095 1096 1097
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1098

1099 1100 1101
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1102

1103 1104 1105 1106 1107
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1108 1109
}

1110 1111
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1112
	u16 preset = 0;
1113

1114 1115
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1116 1117
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1118
	case MMC_TIMING_UHS_SDR25:
1119 1120
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1121
	case MMC_TIMING_UHS_SDR50:
1122 1123
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1124 1125
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1126 1127
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1128
	case MMC_TIMING_UHS_DDR50:
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1140
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1141
{
1142
	int div = 0; /* Initialized for compiler warning */
1143
	int real_div = div, clk_mul = 1;
1144
	u16 clk = 0;
1145
	unsigned long timeout;
1146

1147 1148
	host->mmc->actual_clock = 0;

1149
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1150 1151

	if (clock == 0)
1152
		return;
1153

1154
	if (host->version >= SDHCI_SPEC_300) {
1155
		if (host->preset_enabled) {
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1173 1174 1175 1176 1177
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1178 1179 1180 1181 1182
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1183
			/*
1184 1185
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1186
			 */
1187 1188 1189 1190
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1201
			}
1202
			real_div = div;
1203
			div >>= 1;
1204 1205 1206
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1207
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1208 1209 1210
			if ((host->max_clk / div) <= clock)
				break;
		}
1211
		real_div = div;
1212
		div >>= 1;
1213 1214
	}

1215
clock_set:
1216
	if (real_div)
1217
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1218
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1219 1220
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1221
	clk |= SDHCI_CLOCK_INT_EN;
1222
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1223

1224 1225
	/* Wait max 20 ms */
	timeout = 20;
1226
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1227 1228
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1229
			pr_err("%s: Internal clock never "
1230
				"stabilised.\n", mmc_hostname(host->mmc));
1231 1232 1233
			sdhci_dumpregs(host);
			return;
		}
1234 1235 1236
		timeout--;
		mdelay(1);
	}
1237 1238

	clk |= SDHCI_CLOCK_CARD_EN;
1239
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1240
}
1241
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1242

1243 1244
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1245
{
1246
	struct mmc_host *mmc = host->mmc;
1247
	u8 pwr = 0;
1248

1249 1250
	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
1251
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1252
		spin_lock_irq(&host->lock);
1253 1254 1255 1256 1257 1258

		if (mode != MMC_POWER_OFF)
			sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
		else
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);

1259 1260 1261
		return;
	}

1262 1263
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1281
		return;
1282

1283 1284 1285
	host->pwr = pwr;

	if (pwr == 0) {
1286
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1287 1288
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1289
		vdd = 0;
1290 1291 1292 1293 1294 1295 1296
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1297

1298 1299 1300 1301 1302 1303 1304
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1305

1306
		pwr |= SDHCI_POWER_ON;
1307

1308
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1309

1310 1311
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1312

1313 1314 1315 1316 1317 1318 1319
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1320 1321
}

1322 1323 1324 1325 1326 1327 1328 1329 1330
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1331
	int present;
1332
	unsigned long flags;
1333
	u32 tuning_opcode;
1334 1335 1336

	host = mmc_priv(mmc);

1337 1338
	sdhci_runtime_pm_get(host);

1339 1340
	present = mmc_gpio_get_cd(host->mmc);

1341 1342 1343 1344
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1345
#ifndef SDHCI_USE_LEDS_CLASS
1346
	sdhci_activate_led(host);
1347
#endif
1348 1349 1350 1351 1352 1353

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1354 1355 1356 1357 1358
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1359 1360 1361

	host->mrq = mrq;

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
	/*
	 * Firstly check card presence from cd-gpio.  The return could
	 * be one of the following possibilities:
	 *     negative: cd-gpio is not available
	 *     zero: cd-gpio is used, and card is removed
	 *     one: cd-gpio is used, and card is present
	 */
	if (present < 0) {
		/* If polling, assume that the card is always present. */
		if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
			present = 1;
		else
			present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
					SDHCI_CARD_PRESENT;
1376 1377
	}

1378
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1379
		host->mrq->cmd->error = -ENOMEDIUM;
1380
		tasklet_schedule(&host->finish_tasklet);
1381 1382 1383 1384 1385 1386
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
1387 1388
		 * is no on-going data transfer and DAT0 is not busy. If so,
		 * we need to execute tuning procedure before sending command.
1389 1390
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1391 1392
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ)) &&
		    (present_state & SDHCI_DATA_0_LVL_MASK)) {
1393 1394 1395 1396 1397 1398
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
1399 1400 1401 1402 1403 1404 1405

				/* Here we need to set the host->mrq to NULL,
				 * in case the pending finish_tasklet
				 * finishes it incorrectly.
				 */
				host->mrq = NULL;

1406 1407 1408 1409 1410 1411 1412
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1413 1414
		}

1415
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1416 1417 1418
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1419
	}
1420

1421
	mmiowb();
1422 1423 1424
	spin_unlock_irqrestore(&host->lock, flags);
}

1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1469
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1470 1471 1472
{
	unsigned long flags;
	u8 ctrl;
1473
	struct mmc_host *mmc = host->mmc;
1474 1475 1476

	spin_lock_irqsave(&host->lock, flags);

1477 1478
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1479 1480
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1481
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1482 1483
		return;
	}
Pierre Ossman's avatar
Pierre Ossman committed
1484

1485 1486 1487 1488 1489
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1490
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1491
		sdhci_reinit(host);
1492 1493
	}

1494
	if (host->version >= SDHCI_SPEC_300 &&
1495 1496
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1497 1498
		sdhci_enable_preset_value(host, false);

1499
	if (!ios->clock || ios->clock != host->clock) {
1500
		host->ops->set_clock(host, ios->clock);
1501
		host->clock = ios->clock;
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1514
	}
1515

1516
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1517

1518 1519 1520
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1521
	host->ops->set_bus_width(host, ios->bus_width);
1522

1523
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1524

1525 1526 1527
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1528 1529 1530 1531
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1532
	if (host->version >= SDHCI_SPEC_300) {
1533 1534 1535
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1536
		if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1537
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1538
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1539 1540
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1541
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1542
			ctrl |= SDHCI_CTRL_HISPD;
1543

1544
		if (!host->preset_enabled) {
1545
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1546 1547 1548 1549
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1550
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1551 1552 1553 1554 1555 1556 1557
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1574
			host->ops->set_clock(host, host->clock);
1575
		}
1576 1577 1578 1579 1580 1581

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1582
		host->ops->set_uhs_signaling(host, ios->timing);
1583
		host->timing = ios->timing;
1584

1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1599
		/* Re-enable SD Clock */
1600
		host->ops->set_clock(host, host->clock);
1601 1602
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1603

1604 1605 1606 1607 1608
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1609
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1610
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1611

1612
	mmiowb();
1613 1614 1615
	spin_unlock_irqrestore(&host->lock, flags);
}

1616 1617 1618 1619 1620 1621 1622 1623 1624
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1656
static int sdhci_check_ro(struct sdhci_host *host)
1657 1658
{
	unsigned long flags;
1659
	int is_readonly;
1660 1661 1662

	spin_lock_irqsave(&host->lock, flags);

Pierre Ossman's avatar
Pierre Ossman committed
1663
	if (host->flags & SDHCI_DEVICE_DEAD)
1664 1665 1666
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
Pierre Ossman's avatar
Pierre Ossman committed
1667
	else
1668 1669
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1670 1671 1672

	spin_unlock_irqrestore(&host->lock, flags);

1673 1674 1675
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1676 1677
}

1678 1679
#define SAMPLE_COUNT	5

1680
static int sdhci_do_get_ro(struct sdhci_host *host)
1681 1682 1683 1684
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1685
		return sdhci_check_ro(host);
1686 1687 1688

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1689
		if (sdhci_check_ro(host)) {
1690 1691 1692 1693 1694 1695 1696 1697
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1698 1699 1700 1701 1702 1703 1704 1705
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1706
static int sdhci_get_ro(struct mmc_host *mmc)
1707
{
1708 1709
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
1710

1711 1712 1713 1714 1715
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
1716

1717 1718
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1719
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1720
		if (enable)
1721
			host->ier |= SDHCI_INT_CARD_INT;
1722
		else
1723 1724 1725 1726
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1727 1728
		mmiowb();
	}
1729 1730 1731 1732 1733 1734
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
1735

1736 1737
	sdhci_runtime_pm_get(host);

1738
	spin_lock_irqsave(&host->lock, flags);
1739 1740 1741 1742 1743
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1744
	sdhci_enable_sdio_irq_nolock(host, enable);
1745
	spin_unlock_irqrestore(&host->lock, flags);
1746 1747

	sdhci_runtime_pm_put(host);
1748 1749
}

1750
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1751
						struct mmc_ios *ios)
1752
{
1753
	struct mmc_host *mmc = host->mmc;
1754
	u16 ctrl;
1755
	int ret;
1756

1757 1758 1759 1760 1761 1762
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1763

1764 1765
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1766
	switch (ios->signal_voltage) {
1767 1768 1769 1770
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1771

1772 1773 1774
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1775
			if (ret) {
1776 1777
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1778 1779 1780 1781 1782
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1783

1784 1785 1786 1787
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1788

1789 1790
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1791 1792 1793

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1794 1795
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1796 1797
					1700000, 1950000);
			if (ret) {
1798 1799
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1800 1801 1802
				return -EIO;
			}
		}
1803 1804 1805 1806 1807

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1808 1809
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1810

1811 1812 1813 1814
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1815

1816 1817
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1818

1819 1820
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1821 1822 1823
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1824
			if (ret) {
1825 1826
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1827
				return -EIO;
1828 1829
			}
		}
1830
		return 0;
1831
	default:
1832 1833
		/* No signal voltage switch required */
		return 0;
1834
	}
1835 1836
}

1837
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1838
	struct mmc_ios *ios)
1839 1840 1841 1842 1843 1844 1845
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1846
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1847 1848 1849 1850
	sdhci_runtime_pm_put(host);
	return err;
}

1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1864
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1865
{
1866
	struct sdhci_host *host = mmc_priv(mmc);
1867 1868 1869
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1870
	unsigned long flags;
1871

1872
	sdhci_runtime_pm_get(host);
1873
	spin_lock_irqsave(&host->lock, flags);
1874 1875

	/*
1876 1877
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1878
	 * Capabilities register.
1879 1880
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1881
	 */
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
	switch (host->timing) {
	case MMC_TIMING_MMC_HS200:
	case MMC_TIMING_UHS_SDR104:
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1894
		spin_unlock_irqrestore(&host->lock, flags);
1895
		sdhci_runtime_pm_put(host);
1896 1897 1898
		return 0;
	}

1899
	if (host->ops->platform_execute_tuning) {
1900
		spin_unlock_irqrestore(&host->lock, flags);
1901 1902 1903 1904 1905
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1906 1907
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1920 1921
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1922 1923 1924 1925 1926 1927 1928

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1929
		struct mmc_request mrq = {NULL};
1930

1931
		cmd.opcode = opcode;
1932 1933 1934 1935 1936 1937
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1938 1939 1940
		if (tuning_loop_counter-- == 0)
			break;

1941 1942 1943 1944 1945 1946 1947 1948
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1974
		spin_unlock_irqrestore(&host->lock, flags);
1975 1976 1977 1978
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1979
		spin_lock_irqsave(&host->lock, flags);
1980 1981

		if (!host->tuning_done) {
1982
			pr_info(DRIVER_NAME ": Timeout waiting for "
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1998 1999 2000 2001

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2002 2003 2004 2005 2006 2007
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2008
	if (tuning_loop_counter < 0) {
2009 2010
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2011 2012 2013 2014 2015
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
		pr_info(DRIVER_NAME ": Tuning procedure"
			" failed, falling back to fixed sampling"
			" clock\n");
2016
		err = -EIO;
2017 2018 2019
	}

out:
2020 2021 2022 2023 2024 2025 2026 2027
	/*
	 * If this is the very first time we are here, we start the retuning
	 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
	 * flag won't be set, we check this condition before actually starting
	 * the timer.
	 */
	if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
2028
		host->flags |= SDHCI_USING_RETUNING_TIMER;
2029 2030 2031 2032
		mod_timer(&host->tuning_timer, jiffies +
			host->tuning_count * HZ);
		/* Tuning mode 1 limits the maximum data length to 4MB */
		mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
2033
	} else if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2034 2035
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		/* Reload the new initial value for timer */
2036 2037
		mod_timer(&host->tuning_timer, jiffies +
			  host->tuning_count * HZ);
2038 2039 2040 2041 2042 2043 2044
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2045 2046
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2047
	 */
2048
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2049 2050
		err = 0;

2051 2052
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2053
	spin_unlock_irqrestore(&host->lock, flags);
2054
	sdhci_runtime_pm_put(host);
2055 2056 2057 2058

	return err;
}

2059 2060

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2061 2062 2063 2064 2065 2066 2067 2068 2069
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2070 2071 2072 2073 2074 2075 2076 2077
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2078
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2079 2080 2081 2082 2083 2084 2085

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2086
	}
2087 2088
}

2089
static void sdhci_card_event(struct mmc_host *mmc)
2090
{
2091
	struct sdhci_host *host = mmc_priv(mmc);
2092
	unsigned long flags;
2093
	int present;
2094

2095 2096 2097 2098
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2099 2100
	present = sdhci_do_get_cd(host);

2101 2102
	spin_lock_irqsave(&host->lock, flags);

2103
	/* Check host->mrq first in case we are runtime suspended */
2104
	if (host->mrq && !present) {
2105
		pr_err("%s: Card removed during transfer!\n",
2106
			mmc_hostname(host->mmc));
2107
		pr_err("%s: Resetting controller.\n",
2108
			mmc_hostname(host->mmc));
2109

2110 2111
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2112

2113 2114
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2115 2116 2117
	}

	spin_unlock_irqrestore(&host->lock, flags);
2118 2119 2120 2121 2122
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
2123
	.get_cd		= sdhci_get_cd,
2124 2125 2126 2127 2128 2129
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2130
	.card_busy	= sdhci_card_busy,
2131 2132 2133 2134 2135 2136 2137 2138
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2139 2140 2141 2142 2143 2144 2145 2146
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2147 2148
	spin_lock_irqsave(&host->lock, flags);

2149 2150 2151 2152
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2153 2154
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2155
		return;
2156
	}
2157 2158 2159 2160 2161 2162 2163 2164 2165

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
Pierre Ossman's avatar
Pierre Ossman committed
2166
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2167
	    ((mrq->cmd && mrq->cmd->error) ||
Pierre Ossman's avatar
Pierre Ossman committed
2168 2169 2170
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2171 2172

		/* Some controllers need this kick or reset won't work here */
2173
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2174
			/* This is to force an update */
2175
			host->ops->set_clock(host, host->clock);
2176 2177 2178

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2179 2180
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2181 2182 2183 2184 2185 2186
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2187
#ifndef SDHCI_USE_LEDS_CLASS
2188
	sdhci_deactivate_led(host);
2189
#endif
2190

2191
	mmiowb();
2192 2193 2194
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2195
	sdhci_runtime_pm_put(host);
2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2208
		pr_err("%s: Timeout waiting for hardware "
2209
			"interrupt.\n", mmc_hostname(host->mmc));
2210 2211 2212
		sdhci_dumpregs(host);

		if (host->data) {
2213
			host->data->error = -ETIMEDOUT;
2214 2215 2216
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
2217
				host->cmd->error = -ETIMEDOUT;
2218
			else
2219
				host->mrq->cmd->error = -ETIMEDOUT;
2220 2221 2222 2223 2224

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2225
	mmiowb();
2226 2227 2228
	spin_unlock_irqrestore(&host->lock, flags);
}

2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2243 2244 2245 2246 2247 2248
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2249
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2250 2251 2252 2253
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2254
		pr_err("%s: Got command interrupt 0x%08x even "
2255 2256
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2257 2258 2259 2260
		sdhci_dumpregs(host);
		return;
	}

2261
	if (intmask & SDHCI_INT_TIMEOUT)
2262 2263 2264 2265
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2266

2267
	if (host->cmd->error) {
2268
		tasklet_schedule(&host->finish_tasklet);
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2287 2288 2289 2290
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2291
			return;
2292
		}
2293 2294 2295

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2296 2297 2298
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2299 2300 2301
	}

	if (intmask & SDHCI_INT_RESPONSE)
2302
		sdhci_finish_command(host);
2303 2304
}

2305
#ifdef CONFIG_MMC_DEBUG
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

2334 2335
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2336
	u32 command;
2337 2338
	BUG_ON(intmask == 0);

2339 2340
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2341 2342 2343
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2344 2345 2346 2347 2348 2349
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2350 2351
	if (!host->data) {
		/*
2352 2353 2354
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2355
		 */
2356
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2357 2358 2359 2360 2361
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2362
			if (intmask & SDHCI_INT_DATA_END) {
2363 2364 2365 2366 2367 2368 2369 2370 2371
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2372 2373 2374
				return;
			}
		}
2375

2376
		pr_err("%s: Got data interrupt 0x%08x even "
2377 2378
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2379 2380 2381 2382 2383 2384
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
2385
		host->data->error = -ETIMEDOUT;
2386 2387 2388 2389 2390
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
2391
		host->data->error = -EILSEQ;
2392
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2393
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2394
		sdhci_show_adma_error(host);
2395
		host->data->error = -EIO;
2396 2397
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2398
	}
2399

2400
	if (host->data->error)
2401 2402
		sdhci_finish_data(host);
	else {
Pierre Ossman's avatar
Pierre Ossman committed
2403
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2404 2405
			sdhci_transfer_pio(host);

2406 2407 2408 2409
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2410 2411 2412 2413
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2414
		 */
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2432

2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2445 2446 2447
	}
}

2448
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2449
{
2450
	irqreturn_t result = IRQ_NONE;
2451
	struct sdhci_host *host = dev_id;
2452
	u32 intmask, mask, unexpected = 0;
2453
	int max_loops = 16;
2454 2455 2456

	spin_lock(&host->lock);

2457
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2458
		spin_unlock(&host->lock);
2459
		return IRQ_NONE;
2460 2461
	}

2462
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2463
	if (!intmask || intmask == 0xffffffff) {
2464 2465 2466 2467
		result = IRQ_NONE;
		goto out;
	}

2468 2469 2470 2471 2472
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2473

2474 2475
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2476

2477 2478 2479
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2480

2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2492 2493 2494 2495 2496 2497
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2498 2499 2500

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2501 2502 2503 2504

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2505
		}
2506

2507
		if (intmask & SDHCI_INT_CMD_MASK)
2508 2509
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2510

2511 2512
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2513

2514 2515 2516
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2517

2518 2519 2520 2521 2522
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
2523

2524 2525 2526 2527
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
2528

2529 2530 2531 2532
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2533

2534 2535
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2536

2537 2538
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2539 2540 2541
out:
	spin_unlock(&host->lock);

2542 2543 2544 2545 2546
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
2547

2548 2549 2550
	return result;
}

2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2562 2563 2564 2565 2566
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2579 2580 2581 2582 2583 2584 2585
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2601
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
2602 2603 2604 2605 2606 2607 2608 2609 2610
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2611

2612
int sdhci_suspend_host(struct sdhci_host *host)
2613
{
2614 2615
	sdhci_disable_card_detection(host);

2616
	/* Disable tuning since we are suspending */
2617
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2618
		del_timer_sync(&host->tuning_timer);
2619 2620 2621
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

2622
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2623 2624 2625
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
2626 2627 2628 2629 2630
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2631
	return 0;
2632 2633
}

2634
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2635

2636 2637
int sdhci_resume_host(struct sdhci_host *host)
{
2638
	int ret = 0;
2639

2640
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2641 2642 2643
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2644

2645
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2646 2647 2648
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
2649 2650 2651 2652 2653 2654
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2655

2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2667

2668 2669
	sdhci_enable_card_detection(host);

2670
	/* Set the re-tuning expiration flag */
2671
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2672 2673
		host->flags |= SDHCI_NEEDS_RETUNING;

2674
	return ret;
2675 2676
}

2677
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2678 2679
#endif /* CONFIG_PM */

2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
#ifdef CONFIG_PM_RUNTIME

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2693 2694
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
2695
	if (host->bus_on)
2696 2697 2698 2699 2700 2701 2702
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
2703
	if (!host->bus_on)
2704 2705 2706 2707 2708
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2709 2710 2711 2712 2713
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

	/* Disable tuning since we are suspending */
2714
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2715 2716 2717 2718 2719
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
2720 2721 2722
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2723 2724
	spin_unlock_irqrestore(&host->lock, flags);

2725
	synchronize_hardirq(host->irq);
2726 2727 2728 2729 2730

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2731
	return 0;
2732 2733 2734 2735 2736 2737
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2738
	int host_flags = host->flags;
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2753 2754 2755 2756 2757 2758
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2759 2760

	/* Set the re-tuning expiration flag */
2761
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2762 2763 2764 2765 2766 2767 2768
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2769
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2770 2771 2772 2773 2774 2775 2776
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2777
	return 0;
2778 2779 2780 2781 2782
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

#endif

2783 2784
/*****************************************************************************\
 *                                                                           *
2785
 * Device allocation/registration                                            *
2786 2787 2788
 *                                                                           *
\*****************************************************************************/

2789 2790
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2791 2792 2793 2794
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2795
	WARN_ON(dev == NULL);
2796

2797
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2798
	if (!mmc)
2799
		return ERR_PTR(-ENOMEM);
2800 2801 2802 2803

	host = mmc_priv(mmc);
	host->mmc = mmc;

2804 2805
	return host;
}
2806

2807
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2808

2809 2810 2811
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2812
	u32 caps[2] = {0, 0};
2813 2814
	u32 max_current_caps;
	unsigned int ocr_avail;
2815
	unsigned int override_timeout_clk;
2816
	int ret;
2817

2818 2819 2820
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2821

2822
	mmc = host->mmc;
2823

2824 2825
	if (debug_quirks)
		host->quirks = debug_quirks;
2826 2827
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2828

2829 2830
	override_timeout_clk = host->timeout_clk;

2831
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2832

2833
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2834 2835
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2836
	if (host->version > SDHCI_SPEC_300) {
2837
		pr_err("%s: Unknown controller version (%d). "
2838
			"You may experience problems.\n", mmc_hostname(mmc),
2839
			host->version);
2840 2841
	}

2842
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2843
		sdhci_readl(host, SDHCI_CAPABILITIES);
2844

2845 2846 2847 2848
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2849

2850
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2851
		host->flags |= SDHCI_USE_SDMA;
2852
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2853
		DBG("Controller doesn't have SDMA capability\n");
2854
	else
2855
		host->flags |= SDHCI_USE_SDMA;
2856

2857
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2858
		(host->flags & SDHCI_USE_SDMA)) {
2859
		DBG("Disabling DMA as it is marked broken\n");
2860
		host->flags &= ~SDHCI_USE_SDMA;
2861 2862
	}

2863 2864
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2865
		host->flags |= SDHCI_USE_ADMA;
2866 2867 2868 2869 2870 2871 2872

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2873
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2874 2875
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
2876
				pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2877
					mmc_hostname(mmc));
2878 2879
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2880
			}
2881 2882 2883
		}
	}

2884 2885 2886 2887 2888 2889
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
2890
		host->adma_desc = dma_alloc_coherent(mmc_dev(mmc),
2891 2892
						     ADMA_SIZE, &host->adma_addr,
						     GFP_KERNEL);
2893 2894
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
2895
			dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
2896
					  host->adma_desc, host->adma_addr);
2897
			kfree(host->align_buffer);
2898
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2899 2900
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2901 2902 2903
			host->adma_desc = NULL;
			host->align_buffer = NULL;
		} else if (host->adma_addr & 3) {
2904 2905
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2906
			host->flags &= ~SDHCI_USE_ADMA;
2907
			dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
2908 2909 2910 2911
					  host->adma_desc, host->adma_addr);
			kfree(host->align_buffer);
			host->adma_desc = NULL;
			host->align_buffer = NULL;
2912 2913 2914
		}
	}

2915 2916 2917 2918 2919
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2920
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2921
		host->dma_mask = DMA_BIT_MASK(64);
2922
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2923
	}
2924

2925
	if (host->version >= SDHCI_SPEC_300)
2926
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2927 2928
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2929
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2930 2931
			>> SDHCI_CLOCK_BASE_SHIFT;

2932
	host->max_clk *= 1000000;
2933 2934
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2935
		if (!host->ops->get_max_clock) {
2936
			pr_err("%s: Hardware doesn't specify base clock "
2937 2938 2939 2940
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2941
	}
2942

2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2959 2960 2961 2962
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
2963
	mmc->f_max = host->max_clk;
2964
	if (host->ops->get_min_clock)
2965
		mmc->f_min = host->ops->get_min_clock(host);
2966 2967 2968 2969 2970 2971 2972
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
2973
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2974

2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
2987 2988
		}

2989 2990
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
2991

2992
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
2993
			host->ops->get_max_timeout_count(host) : 1 << 27;
2994 2995
		mmc->max_busy_timeout /= host->timeout_clk;
	}
2996

2997 2998 2999
	if (override_timeout_clk)
		host->timeout_clk = override_timeout_clk;

3000
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3001
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3002 3003 3004

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3005

3006
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
3007
	if ((host->version >= SDHCI_SPEC_300) &&
3008
	    ((host->flags & SDHCI_USE_ADMA) ||
3009
	     !(host->flags & SDHCI_USE_SDMA))) {
3010 3011 3012 3013 3014 3015
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3016 3017 3018 3019 3020 3021 3022
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3023
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3024
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3025

3026 3027 3028
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3029
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3030
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3031

3032
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3033
	    !(mmc->caps & MMC_CAP_NONREMOVABLE))
3034 3035
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3036 3037 3038 3039
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3040
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3041 3042 3043 3044
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3045 3046 3047
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3048 3049 3050
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3051
			mmc->supply.vqmmc = NULL;
3052
		}
3053
	}
3054

3055 3056 3057 3058
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3059 3060 3061
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3062 3063 3064
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3065
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3066
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3067 3068 3069
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3070
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200)) {
3071
			mmc->caps2 |= MMC_CAP2_HS200;
3072 3073 3074 3075 3076
			if (IS_ERR(mmc->supply.vqmmc) ||
					!regulator_is_supported_voltage
					(mmc->supply.vqmmc, 1100000, 1300000))
				mmc->caps2 &= ~MMC_CAP2_HS200_1_2V_SDR;
		}
3077
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3078 3079
		mmc->caps |= MMC_CAP_UHS_SDR50;

3080 3081
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3082 3083
		mmc->caps |= MMC_CAP_UHS_DDR50;

3084
	/* Does the host need tuning for SDR50? */
3085 3086 3087
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3088
	/* Does the host need tuning for SDR104 / HS200? */
3089
	if (mmc->caps2 & MMC_CAP2_HS200)
3090
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3091

3092 3093 3094 3095 3096 3097 3098 3099
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3115
	ocr_avail = 0;
3116

3117 3118 3119 3120 3121 3122 3123 3124
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3125
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3126
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3140 3141

	if (caps[0] & SDHCI_CAN_VDD_330) {
3142
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3143

3144
		mmc->max_current_330 = ((max_current_caps &
3145 3146 3147 3148 3149
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3150
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3151

3152
		mmc->max_current_300 = ((max_current_caps &
3153 3154 3155 3156 3157
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3158 3159
		ocr_avail |= MMC_VDD_165_195;

3160
		mmc->max_current_180 = ((max_current_caps &
3161 3162 3163 3164 3165
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3166
	/* If OCR set by external regulators, use it instead */
3167
	if (mmc->ocr_avail)
3168
		ocr_avail = mmc->ocr_avail;
3169

3170
	if (host->ocr_mask)
3171
		ocr_avail &= host->ocr_mask;
3172

3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3185 3186

	if (mmc->ocr_avail == 0) {
3187
		pr_err("%s: Hardware doesn't report any "
3188
			"support voltages.\n", mmc_hostname(mmc));
3189
		return -ENODEV;
3190 3191
	}

3192 3193 3194
	spin_lock_init(&host->lock);

	/*
3195 3196
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3197
	 */
3198
	if (host->flags & SDHCI_USE_ADMA)
3199
		mmc->max_segs = 128;
3200
	else if (host->flags & SDHCI_USE_SDMA)
3201
		mmc->max_segs = 1;
3202
	else /* PIO */
3203
		mmc->max_segs = 128;
3204 3205

	/*
3206
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
3207
	 * size (512KiB).
3208
	 */
3209
	mmc->max_req_size = 524288;
3210 3211 3212

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3213 3214
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3215
	 */
3216 3217 3218 3219 3220 3221
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3222
		mmc->max_seg_size = mmc->max_req_size;
3223
	}
3224

3225 3226 3227 3228
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3229 3230 3231
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3232
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3233 3234
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
3235 3236
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3237 3238 3239 3240 3241
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3242

3243 3244 3245
	/*
	 * Maximum block count.
	 */
3246
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3247

3248 3249 3250 3251 3252 3253
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3254
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3255

3256
	if (host->version >= SDHCI_SPEC_300) {
3257 3258
		init_waitqueue_head(&host->buf_ready_int);

3259 3260 3261 3262 3263 3264
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3265 3266
	sdhci_init(host, 0);

3267 3268
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3269 3270 3271
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3272
		goto untasklet;
3273
	}
3274 3275 3276 3277 3278

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3279
#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa's avatar
Helmut Schaa committed
3280 3281 3282
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3283 3284 3285 3286
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3287
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3288 3289 3290
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3291
		goto reset;
3292
	}
3293 3294
#endif

3295 3296
	mmiowb();

3297 3298
	mmc_add_host(mmc);

3299
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3300
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3301 3302
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3303

3304 3305
	sdhci_enable_card_detection(host);

3306 3307
	return 0;

3308
#ifdef SDHCI_USE_LEDS_CLASS
3309
reset:
3310
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3311 3312
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3313 3314
	free_irq(host->irq, host);
#endif
3315
untasklet:
3316 3317 3318 3319 3320
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3321
EXPORT_SYMBOL_GPL(sdhci_add_host);
3322

Pierre Ossman's avatar
Pierre Ossman committed
3323
void sdhci_remove_host(struct sdhci_host *host, int dead)
3324
{
3325
	struct mmc_host *mmc = host->mmc;
Pierre Ossman's avatar
Pierre Ossman committed
3326 3327 3328 3329 3330 3331 3332 3333
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3334
			pr_err("%s: Controller removed during "
3335
				" transfer!\n", mmc_hostname(mmc));
Pierre Ossman's avatar
Pierre Ossman committed
3336 3337 3338 3339 3340 3341 3342 3343

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3344 3345
	sdhci_disable_card_detection(host);

3346
	mmc_remove_host(mmc);
3347

3348
#ifdef SDHCI_USE_LEDS_CLASS
3349 3350 3351
	led_classdev_unregister(&host->led);
#endif

Pierre Ossman's avatar
Pierre Ossman committed
3352
	if (!dead)
3353
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3354

3355 3356
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3357 3358 3359 3360 3361
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3362

3363 3364
	if (!IS_ERR(mmc->supply.vmmc))
		regulator_disable(mmc->supply.vmmc);
3365

3366 3367
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3368

3369
	if (host->adma_desc)
3370
		dma_free_coherent(mmc_dev(mmc), ADMA_SIZE,
3371
				  host->adma_desc, host->adma_addr);
3372 3373 3374 3375
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
3376 3377
}

3378
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3379

3380
void sdhci_free_host(struct sdhci_host *host)
3381
{
3382
	mmc_free_host(host->mmc);
3383 3384
}

3385
EXPORT_SYMBOL_GPL(sdhci_free_host);
3386 3387 3388 3389 3390 3391 3392 3393 3394

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3395
	pr_info(DRIVER_NAME
3396
		": Secure Digital Host Controller Interface driver\n");
3397
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3398

3399
	return 0;
3400 3401 3402 3403 3404 3405 3406 3407 3408
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3409
module_param(debug_quirks, uint, 0444);
3410
module_param(debug_quirks2, uint, 0444);
3411

3412
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3413
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3414
MODULE_LICENSE("GPL");
3415

3416
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3417
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");